## LM2698 SIMPLE SWITCHER® 1.35-A Boost Regulator

## 1 Features

- 1.9-A, $0.2-\Omega$ Internal Switch (Typical)
- Operating Voltage as Low as 2.2 V
- 600 kHz to 1.25 MHz Adjustable Frequency Operation
- Switchers Made Simple® Software
- 8-Pin VSSOP Package


## 2 Applications

- 3.3 V to 5 V and 5 V to 12 V Conversion
- Distributed Power
- Set-Top Boxes
- DSL Modems
- Diagnostic Medical Instrumentation
- Boost Converters
- Flyback Converters
- SEPIC Converters


## 3 Description

The LM2698 device is a general purpose PWM boost converter. The 1.9-A, $18-\mathrm{V}, 0.2-\Omega$ internal switch enables the LM2698 to provide efficient power conversion to outputs ranging from 2.2 V to 17 V . It can operate with input voltages as low as 2.2 V and as high as 12 V . Current-mode architecture provides superior line and load regulation and simple frequency compensation over the device's 2.2 V to 12 V input voltage range. The LM2698 sets the standard in power density and is capable of supplying 12 V at 400 mA from a $5-\mathrm{V}$ input. The LM2698 can also be used in flyback or SEPIC topologies.
The LM2698 SIMPLE SWITCHER ${ }^{\circledR}$ features a pin selectable switching frequency of either 600 kHz or 1.25 MHz . This promotes flexibility in component selection and filtering techniques. A shutdown pin is available to suspend the device and decrease the quiescent current to $5 \mu \mathrm{~A}$. An external compensation pin gives the user flexibility in setting frequency compensation, which makes possible the use of small, low-ESR ceramic capacitors at the output. Switchers Made Simple® software is available to ensure a quick, easy, and assured design. The LM2698 is available in a low-profile, 8-pin VSSOP (DGK) package.

Device Information ${ }^{(1)}$

| PART NUMBER | PACKAGE | BODY SIZE (NOM) |
| :--- | :--- | :---: |
| LM2698 | VSSOP (8) | $3.00 \mathrm{~mm} \times 3.00 \mathrm{~mm}$ |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Typical Application Circuit


## Table of Contents

1 Features ..... 1
2 Applications ..... 1
3 Description ..... 1
4 Revision History. ..... 2
5 Pin Configuration and Functions ..... 3
6 Specifications ..... 4
6.1 Absolute Maximum Ratings ..... 4
6.2 ESD Ratings ..... 4
6.3 Recommended Operating Conditions ..... 4
6.4 Thermal Information ..... 5
6.5 Electrical Characteristics ..... 5
6.6 Typical Characteristics ..... 7
7 Detailed Description ..... 9
7.1 Overview ..... 9
7.2 Functional Block Diagram ..... 9
7.3 Feature Description ..... 9
7.4 Device Functional Modes ..... 12
8 Application and Implementation ..... 14
8.1 Application Information ..... 14
8.2 Typical Applications ..... 14
9 Power Supply Recommendations ..... 22
10 Layout. ..... 22
10.1 Layout Guidelines ..... 22
10.2 Layout Examples. ..... 22
11 Device and Documentation Support ..... 24
11.1 Receiving Notification of Documentation Updates 2 ..... 24
11.2 Community Resources. ..... 24
11.3 Trademarks. ..... 24
11.4 Electrostatic Discharge Caution. ..... 24
11.5 Glossary ..... 24
12 Mechanical, Packaging, and Orderable Information ..... 24
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision E (April 2013) to Revision F Page

- Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ..... 1
- Deleted Ordering Information table, see POA at the end of the datasheet. ..... 1
- Changed values in the Thermal Information table to align with JEDEC standards. ..... 5
Changes from Revision D (April 2013) to Revision E ..... Page
- Changed layout of National Semiconductor Data Sheet to TI format ..... 1


## 5 Pin Configuration and Functions



Pin Functions

| PIN |  | TYPE $^{(1)}$ |  |
| :--- | :---: | :---: | :--- |
| NO. | NAME |  |  |
| 1 | $V_{C}$ | A | Compensation network connection. Connected to the output of the voltage error amplifier. |
| 2 | FB | A | Output voltage feedback input. |
| 3 | $\overline{S H D N}$ | I | Shutdown control input, active low. |
| 4 | GND | G | Analog and power ground. |
| 5 | V $_{\text {SW }}$ | A | Power switch input. Switch connected between SW pin and GND pin. |
| 6 | $\mathrm{~V}_{\text {IN }}$ | P | Analog power input. |
| 7 | FSLCT | I | Switching frequency select input. $\mathrm{V}_{\text {IN }}=1.25 \mathrm{MHz}$. Ground $=600 \mathrm{kHz}$. |
| 8 | NC | - | Connect to ground. |

(1) $A=$ Analog, $G=$ Ground, $I=$ Input, $P=$ Power

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IN}}$ | -0.3 | 12 | V |
| SW voltage | -0.3 | 18 | V |
| FB voltage | -0.3 | 7 | V |
| $\mathrm{V}_{C}$ voltage | 0.965 | 1.565 | V |
| $\overline{\text { SHDN }}$ voltage ${ }^{(2)}$ | -0.3 | 7 | V |
| FSLCT ${ }^{(2)}$ | -0.3 | 12 | V |
| Power dissipation ${ }^{(3)}$ | Intern | mited | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| Vapor phase temperature (60 s) |  | 215 | ${ }^{\circ} \mathrm{C}$ |
| Infrared temperature (15 s) |  | 220 | ${ }^{\circ} \mathrm{C}$ |
| Junction temperature, $\mathrm{T}_{\mathrm{J}}$ |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature, $\mathrm{T}_{\text {stg }}$ | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) Shutdown and voltage frequency select must not exceed $\mathrm{V}_{\mathrm{IN}}$.
(3) The maximum allowable power dissipation is a function of the maximum junction temperature, $T_{J}(M A X)$, the junction-to-ambient thermal resistance, $\theta_{\mathrm{JA}}$, and the ambient temperature, $\mathrm{T}_{\mathrm{A}}$. See the Electrical Characteristics for the thermal resistance of various layouts. The maximum allowable power dissipation at any ambient temperature is calculated using $P_{D}(M A X)=\left(T_{J(M A X)}-T_{A}\right) / \theta_{J A}$. Exceeding the maximum allowable power dissipation causes excessive die temperature, and the regulator goes into thermal shutdown.

### 6.2 ESD Ratings

|  |  |  | VALUE | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 ${ }^{(1)}$ | $\pm 2000$ | V |
| D) | E | Charged-device model (CDM), per JEDEC specification JESD22-C101 ${ }^{(2)}$ | $\pm 200$ | V |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|  | MIN | NOM |
| :--- | ---: | ---: |
| Supply voltage | 2.2 | MAX |
| UNIT |  |  |
| SW voltage | 0 | 12 |
| Operating junction temperature ${ }^{(1)}$ | -40 | 17.5 |

(1) All limits are specified at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are $100 \%$ tested or specified through statistical analysis. All limits at temperature extremes are specified via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

### 6.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | LM2698 | UNIT |
| :---: | :---: | :---: | :---: |
|  |  | DGK (VSSOP) |  |
|  |  | 8 PINS |  |
| $\mathrm{R}_{\theta \mathrm{JA}}$ | Junction-to-ambient thermal resistance | 142.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{JCC} \text { (top) }}$ | Junction-to-case (top) thermal resistance | 49.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 69.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| \%JT | Junction-to-top characterization parameter | 4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JB }}$ | Junction-to-board characterization parameter | 67.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{JCC} \text { (bot) }}$ | Junction-to-case (bottom) thermal resistance | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

$\mathrm{T}_{J}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {IN }}=2.2 \mathrm{~V}$, and $\mathrm{I}_{\mathrm{L}}=0 \mathrm{~A}$ (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS |  | MIN ${ }^{(1)}$ | TYP ${ }^{(2)} \mathrm{MAX}^{(1)}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent current | $\mathrm{FB}=0 \mathrm{~V}$ (not switching) | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 1.3 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 2 |  |
|  |  | $V_{\overline{S H D N}}=0 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 5 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 10 |  |
| $V_{\text {FB }}$ | Feedback voltage | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  |  | 1.26 | V |
|  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 1.23 | 1.29 |  |
| $\mathrm{I}_{\text {cL }}$ | Switch current limit | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}^{(3)}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 1.9 |  | A |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 1.35 | 2.4 |  |
| $\% \mathrm{~V}_{\mathrm{FB}} / \Delta \mathrm{V}_{\mathrm{IN}}$ | Feedback voltage line regulation | $2.2 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 12 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 0.013\% | V |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 0.1\% |  |
| $\mathrm{I}_{\mathrm{B}}$ | FB pin bias current ${ }^{(4)}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  |  | 0.5 | nA |
|  |  | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  |  | 20 |  |
| $\mathrm{V}_{\text {IN }}$ | Input voltage range | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 2.2 | 12 | V |
| $\mathrm{gm}_{\mathrm{m}}$ | Error amp transconductance | $\Delta \mathrm{l}=5 \mu \mathrm{~A}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 135 | $\mu \mathrm{mho}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 40 | 290 |  |
| $\mathrm{A}_{V}$ | Error amp voltage gain |  |  |  | 120 | V/V |
| $\mathrm{D}_{\text {MAX }}$ | Maximum duty cycle | FSLCT = Ground | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 85\% |  |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 78\% |  |  |
| $\mathrm{D}_{\text {MIN }}$ | Minimum duty cycle | FSLCT = Ground |  |  | 15\% |  |
|  |  | FSLCT $=\mathrm{V}_{\text {IN }}$ |  |  | 30\% |  |
| $\mathrm{f}_{\mathrm{s}}$ | Switching frequency | FSLCT = Ground | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 600 | kHz |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 480 | 720 |  |
|  |  | FSLCT $=\mathrm{V}_{\text {IN }}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 1.25 | MHz |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 1 | 1.5 |  |
| ISHDN | Shutdown pin current | $V_{\text {SHDN }}=\mathrm{V}_{\mathrm{IN}}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 0.01 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 0.1 |  |
|  |  | $V_{\overline{S H D N}}=0 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | -0.5 |  |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | -1 |  |

[^0]
## Electrical Characteristics (continued)

$\mathrm{T}_{J}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=2.2 \mathrm{~V}$, and $\mathrm{I}_{\mathrm{L}}=0 \mathrm{~A}$ (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS |  | $\mathbf{M I N}{ }^{(1)}$ | TYP ${ }^{(2)} \mathbf{M A X}^{(1)}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{L}}$ | Switch leakage current | $\mathrm{V}_{\mathrm{SW}}=18 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 0.01 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 3 |  |
| $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | Switch $\mathrm{R}_{\mathrm{Ds}(\mathrm{ON})}$ | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}, \mathrm{I}_{\text {SW }}=1 \mathrm{~A}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 0.2 | $\Omega$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 0.4 |  |
| TH ${ }_{\text {SHDN }}$ | SHDN threshold voltage | Output high | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 0.6 | V |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 0.9 |  |
|  |  | Output low | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 0.6 |  |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 0.3 |  |  |
| UVP | On threshold | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  |  | 2.05 | V |
|  |  | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 1.95 | 2.2 |  |
|  | Off threshold | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  |  | 1.95 | V |
|  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | 1.85 | 2.1 |  |

### 6.6 Typical Characteristics



## Typical Characteristics (continued)



Figure 7. $\mathrm{I}_{\mathrm{q}(\text { SHDN })}$ vs $\mathrm{V}_{\mathrm{IN}}$


Figure 9. Switching Frequency vs $\mathrm{V}_{\mathrm{IN}}(600 \mathrm{kHz})$

$\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V} \quad \mathrm{~V}_{\text {OUT }}=8 \mathrm{~V}$
Figure 11. $\mathrm{I}_{\mathrm{CL}}$ vs Ambient Temperature


Figure 8. $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ vs $\mathrm{V}_{\mathrm{IN}}$


Figure 10. Switching Frequency vs $\mathrm{V}_{\mathrm{IN}}(\mathbf{1 . 2 5} \mathbf{~ M H z})$


Figure 12. $\mathrm{I}_{\mathrm{CL}}$ vs $\mathrm{V}_{\mathrm{IN}}$

## 7 Detailed Description

### 7.1 Overview

The LM2698 is a boost controller with integrated primary switch. The LM2698 functions in current mode control by sensing the current into the integrated switch and adding a slope to the signal for slope compensation purpose. The device provides a cycle by cycle current limiting and the duty cycle is limited to $85 \%$ to ensure an additional level of protection. A frequency selection pin FSLCT allows the designer to choose between two switching frequencies ( 600 kHz or 1250 kHz ). A shutdown pin is available to suspend the device and decrease the quiescent current to $5 \mu \mathrm{~A}$ by pulling the pin to a logic high.

### 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

### 7.3 Feature Description

### 7.3.1 Inductor

The inductor is one of the two energy storage elements in a boost converter. Figure 13 shows how the inductor current varies during a switching cycle. The current through an inductor is quantified with Equation 1.

## Feature Description (continued)



Figure 13. (a) Inductor Current (b) Diode Current

$$
\begin{equation*}
\mathrm{V}_{\mathrm{L}}(\mathrm{t})=\mathrm{L} \frac{\mathrm{di}_{\mathrm{L}}(\mathrm{t})}{\mathrm{dt}} \tag{1}
\end{equation*}
$$

If $\mathrm{V}_{\mathrm{L}(\mathrm{t})}$ is constant, $\mathrm{di}_{\mathrm{L}} / \mathrm{dt}$ must be constant, thus the current in the inductor changes at a constant rate. This is the case in DC/DC converters since the voltages at the input and output can be approximated as a constant. The current through the inductor of the LM2698 boost converter is shown in Figure 13(a). The important quantities in determining a proper inductance value are $\mathrm{I}_{\mathrm{L}(\mathrm{AVG})}$ (the average inductor current) and $\Delta \mathrm{i}_{\mathrm{L}}$ (the inductor current ripple). If $\Delta \mathrm{i}_{\mathrm{L}}$ is larger than $\mathrm{I}_{\mathrm{L}(\mathrm{AVG})}$, the inductor current drops to zero for a portion of the cycle and the converter operates in discontinuous conduction mode. If $\Delta i_{L}$ is smaller than $I_{L(A V G)}$, the inductor current stays above zero and the converter operates in continuous conduction mode (CCM). All the analysis in this datasheet assumes operation in continuous conduction mode. To operate in CCM, use Equation 2, Equation 3, and Equation 4.

$$
\begin{align*}
& \mathrm{I}_{\mathrm{L}(\mathrm{AVG})}>\Delta \mathrm{i}_{\mathrm{L}} \tag{2}
\end{align*}
$$

$$
\begin{align*}
& L>\frac{V_{\text {IN }} \times D \times(1-D)}{2 \times f_{S} \times I_{\text {OUT(AVG) }}} \tag{3}
\end{align*}
$$

Choose the minimum $I_{\text {OUT }}$ to determine the minimum $L$ for $C C M$ operation. A common choice is to set $\Delta i_{\mathrm{L}}$ to $30 \%$ of $l_{\text {L(AVG) }}$.
The inductance value also affects the stability of the converter. Because the LM2698 utilizes current mode control, the inductor value must be carefully chosen. See Compensation for recommended inductance values.

## Feature Description (continued)

Choosing an appropriate core size for the inductor involves calculating the average and peak currents expected through the inductor. In a boost converter, use Equation 5 and Equation 6 (where Equation 7 calculates $\Delta \mathrm{i}_{\mathrm{L}}$ ).

$$
\begin{align*}
& \mathrm{I}_{\mathrm{L}(\mathrm{AVG})}=\frac{\mathrm{I}_{\mathrm{OUT}(\mathrm{AVG})}}{1-\mathrm{D}} \\
& \mathrm{I}_{\mathrm{L}(\text { Peak })}=\mathrm{I}_{\mathrm{L}(\mathrm{AVG})}+\Delta \mathrm{i}_{\mathrm{L}}  \tag{5}\\
& \Delta \mathrm{i}_{\mathrm{L}}=\frac{\mathrm{DV}}{2 \mathrm{LI}} \tag{6}
\end{align*}
$$

A core size with ratings higher than these values must be chosen. If the core is not properly rated, saturation dramatically reduces overall efficiency.

### 7.3.2 Current Limit

The current limit in the LM2698 is referenced to the peak switch current. The peak currents in the switch of a boost converter is always higher than the average current supplied to the load. To determine the maximum average output current that the LM2698 can supply, use Equation 8.

$$
\mathrm{I}_{\mathrm{OUT}(\mathrm{MAX})}=\left(\mathrm{I}_{\mathrm{CL}}-\Delta \mathrm{i}_{\mathrm{L}}\right) \times(1-\mathrm{D})=\left(\mathrm{I}_{\mathrm{CL}}-\Delta \mathrm{i}_{\mathrm{L}}\right) \times \mathrm{V}_{\mathrm{IN}} / \mathrm{V}_{\mathrm{OUT}}
$$

where

- $I_{C L}$ is the switch current limit (see Electrical Characteristics)

Hence, as $\mathrm{V}_{\mathbb{I N}}$ increases, the maximum current that can be supplied to the load increases, as shown in Figure 14.


Figure 14. Maximum Output Current vs Input Voltage

### 7.3.3 Diode

The diode in a boost converter such as the LM2698 acts as a switch to the output. During the first cycle, when the transistor is closed, the diode is reverse biased and current is blocked; the load current is supplied by the output capacitor. In the second cycle, the transistor is open and the diode is forward biased; the load current is supplied by the inductor.
Observation of the boost converter circuit shows that the average current through the diode is the average load current, and the peak current through the diode is the peak current through the inductor. The diode must be rated to handle more than its peak current. To improve efficiency, a low forward drop Schottky diode is recommended.

### 7.3.4 Input Capacitor

Due to the presence of an inductor at the input of a boost converter, the input current waveform is continuous and triangular. The inductor ensures that the input capacitor sees fairly low ripple currents. However, as the inductor gets smaller, the input ripple increases. The rms current in the input capacitor is given by Equation 9 .

## Feature Description (continued)

$$
\begin{equation*}
\mathrm{I}_{\mathrm{CIN}(R M S)}=\Delta \mathrm{i}_{\mathrm{L}} / \sqrt{3}=\frac{1}{2 \sqrt{3}}\left(\frac{V_{\text {in }} \mathrm{V}_{\mathrm{o}}-\mathrm{V}_{\text {in }}{ }^{\text { }}}{f_{\mathrm{s}} L V_{\mathrm{o}}}\right) \tag{9}
\end{equation*}
$$

The input capacitor must be capable of handling the rms current. Although the input capacitor is not so critical in boost applications, a $10 \mu \mathrm{~F}$ or higher value, good quality capacitor prevents any impedance interactions with the input supply.
A $0.1-\mu \mathrm{F}$ or $1-\mu \mathrm{F}$ ceramic bypass capacitor is also recommended on the $\mathrm{V}_{\mathbb{I N}}$ pin (pin 6) of the IC. This capacitor must be connected very close to pin 6 to effectively filter high frequency noise. When operating at $1.25-\mathrm{MHz}$ switching frequency, a minimum bypass capacitance of $0.22 \mu \mathrm{~F}$ is recommended.

### 7.3.5 Output Capacitor

The output capacitor in a boost converter provides all the output current when the switch is closed and the inductor is charging. As a result, it sees very large ripple currents. The output capacitor must be capable of handling the maximum RMS current. The RMS current in the output capacitor is calculated with Equation 10 (where Equation 11 calculates $\Delta \mathrm{i}_{\mathrm{L}}$ ).

$$
\mathrm{I}_{\mathrm{COUT}(\mathrm{RMS})}=\sqrt{(1-\mathrm{D})\left[\mathrm{lout}^{2} \frac{\mathrm{D}}{(1-\mathrm{D})^{2}}+\frac{\Delta \mathrm{iL}^{2}}{3}\right]}
$$

where

$$
\begin{align*}
& \quad \dot{\mathrm{D}}=\left(\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\text {IN }}\right) / \mathrm{V}_{\text {OUT }}  \tag{10}\\
& \Delta \mathrm{i}_{\mathrm{L}}=\frac{\mathrm{DV} \mathrm{~V}_{\text {IN }}}{2 L_{\mathrm{f}}} \tag{11}
\end{align*}
$$

The ESR and ESL of the output capacitor directly control the output ripple. Use capacitors with low ESR and ESL at the output for high efficiency and low ripple voltage. Surface mount tantalums, surface mount polymer electrolytic, and polymer tantalum, Sanyo OS-CON, or multi-layer ceramic capacitors are recommended at the output.

### 7.4 Device Functional Modes

### 7.4.1 Continuous Conduction Mode



Figure 15. Simplified Boost Converter Diagram
(a) First Cycle of Operation (b) Second Cycle Of Operation

## Device Functional Modes (continued)

The LM2698 is a current-mode, PWM boost regulator. A boost regulator steps the input voltage up to a higher output voltage. In continuous conduction mode (when the inductor current never reaches zero at steady state), the boost regulator operates in two cycles.
In the first cycle of operation, shown in Figure 15 (a), the transistor is closed and the diode is reverse biased. Energy is collected in the inductor and the load current is supplied by $\mathrm{C}_{\text {out }}$.
The second cycle is shown in Figure 15 (b). During this cycle, the transistor is open and the diode is forward biased. The energy stored in the inductor is transferred to the load and output capacitor.
The ratio of these two cycles determines the output voltage. The output voltage is defined with Equation 12.

$$
V_{\mathrm{OUT}}=\frac{V_{I N}}{1-D}
$$

where

- $D$ is the duty cycle of the switch


## 8 Application and Implementation

## NOTE

Information in the following applications sections is not part of the Tl component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The following sections detail typical applications for this device with Boost and SEPIC converters. The SEPIC converter allows step-up and step-down operation and provides a decoupling of the input voltage to the output voltage through the central capacitor which can help protect the input or output in case of faults. The WEBENCH® Design Tool may be used to generate a complete design. This tool utilizes an iterative design procedure and has access to a comprehensive database of components. This allows the tool to create an optimized design and allows the user to experiment with various design options.

### 8.2 Typical Applications

### 8.2.1 1.25-MHz Boost Converter

Figure 16 shows the LM2698 boosting 3.3 V to 10 V at 300 mA .


Figure 16. $3.3-\mathrm{V}$ to $10-\mathrm{V}$ Boost Converter

### 8.2.1.1 Design Requirements

The minimum input voltage for this application is 2.5 V . Absolute Maximum switch node voltage is 18 V which limits the maximum output voltage to less than 17 V . For high output voltage applications ( $>12 \mathrm{~V}$ ) proper layout is critical to avoid excessive voltage ringing of the switch node and subsequent damage to the part each time the internal switch turns OFF. In general, proper layout is critical for the efficient operation of the converter. The maximum voltage for VIN is 12 V . If the input of the converter exceeds 12 V , VIN must be connected to another rail or to the input through a linear regulator or similar circuit. Level-Shifted SEPIC shows such an example of a step-down voltage circuit for the VIN pin.

## Typical Applications (continued)

### 8.2.1.2 Detailed Design Procedure

As discussed in Compensation, the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the internal FET in the LM2698 raises as the input voltage drops below 5 V (see Typical Characteristics). The minimum input voltage for this application is 2.5 V , at which point the $R_{\text {DS(ON })}$ is approximately $200 \mathrm{~m} \Omega$. Substituting these values in for Equation 13, it is found that either a $10 \mu \mathrm{H}$ ( $1.25-\mathrm{MHz}$ operation) or a $22 \mu \mathrm{H}$ ( $600-\mathrm{kHz}$ operation) is necessary for a stable design. The circuit is operated at 1.25 MHz to allow for a smaller inductance. From the Quick Compensator Design equations, $\mathrm{R}_{\mathrm{C}}$ is calculated as $18.6 \mathrm{k} \Omega$, and a $20-\mathrm{k} \Omega$ resistor is used.

### 8.2.1.2.1 Compensation

This section presents a step-by-step procedure to design the compensation network at pin $1\left(\mathrm{~V}_{\mathrm{C}}\right)$ of the LM2698. These design methods produce a conservative and stable control loop.
There is a minimum inductance requirement in any current mode converter. This is a function of $\mathrm{V}_{\text {OUT }}$, duty cycle, and switching frequency, among other things. Figure 18 plots the recommended inductance range vs duty cycle for $\mathrm{V}_{\text {Out }}=12 \mathrm{~V}$. The two lines represent the upper and lower bounds of the recommended inductance range. The simplified compensation procedure that follows assumes that the inductance never drops below the $\mathrm{Q}=5$ line. Figure 18 is plotted with Equation 13.

$$
\mathrm{L}=\frac{\mathrm{V}_{\text {OUT }} \times \mathrm{R}_{\text {DSON }}}{\mathrm{Se}}\left(\frac{1}{\pi \mathrm{Q}}+\mathrm{D}-0.5\right)
$$

where

- $R_{\text {DSON }}=0.15$
- $\mathrm{Se}=0.072 \times \mathrm{f}_{\mathrm{S}}$

$$
\begin{equation*}
\text { - } Q=0.5 \text { and } 5 \tag{13}
\end{equation*}
$$

Use $Q=5$ to calculate the minimum inductance recommended for a stable design. Choosing an inductor between the $Q=0.5$ and $Q=5$ values provides a good tradeoff between size and stability. Note that as $V_{\mathbb{I N}}$ drops less than $5 \mathrm{~V}, \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ increases, as shown in Figure 8. The worst case $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ must be used when choosing the inductance. To view plots for different Vout, multiply the Y axis by a factor of $\mathrm{V}_{\text {OUT }} / 12$, or plot Equation 13 for the respective output voltage.

(a)

Figure 17. Minimum Inductance Requirements for (a) $\mathrm{f}_{\mathrm{S}}=600 \mathrm{kHz}$

(b)

Figure 18. Minimum Inductance Requirements for (b) $\mathrm{f}_{\mathrm{S}}=1.25 \mathrm{MHz}$

The goal of the compensation network is to provide the best static and dynamic performance while insuring stability over line and load variations. The relationship of stability and performance can be best analyzed by plotting the magnitude and phase of the open loop frequency response in the form of a bode plot. A typical bode plot of the LM2698 open loop frequency response is shown in Figure 19.

## Typical Applications (continued)



Figure 19. Bode Plot of the LM2698 Frequency Response Using the Typical Application Circuit
Poles are marked with an $X$, and zeros are marked with a $O$. The bolded $O$ labeled $f_{R H P}$ is a right-half plane zero. Right half plane zeros act like normal zeros to the magnitude ( 20 dB / decade slope influence) and like poles to the phase ( $-90^{\circ}$ shift). Three curves are shown. The powerstage curve is the frequency response of the powerstage, which includes the switch, diode, inductor, output capacitor, and load. The compensator curve is the frequency response of the compensator, which is the error amp combined with the compensation network. T is the product of the powerstage and the compensator and is the complete open loop frequency response. The power stage response is fixed by line and load constraints, while the compensator is set by the external compensation network at pin 1 . The compensator can be designed in a few simple steps as follows.

## Typical Applications (continued)

### 8.2.1.2.1.1 Quick Compensator Design

Calculate the quick compensator design using Equation 14 through Equation 19 (where Equation 15 calculates $\mathrm{R}_{\text {LOAD(MIN) }}$ and Equation 20 calculates $\mathrm{A}_{\mathrm{DC}}$ ).
$\omega_{\text {PIMAX })} \approx \frac{1}{\mathrm{C}_{\text {OUT }} R_{\text {LOAD(MIN })}}(\mathrm{rad} / \mathrm{s})$
$\mathrm{R}_{\text {LOAD(MIN) }}=\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{IOUT}(\mathrm{MAX})}$
$\omega_{\text {RHP(MIN) }}=\frac{\mathrm{R}_{\text {LOAD(MIN) }}\left(\frac{\mathrm{V}_{\text {IN(MIN) }}}{\mathrm{V}_{\mathrm{OUT}}}\right)^{2}(\mathrm{rad} / \mathrm{s})}{\mathrm{L}}$
Set $\omega_{\text {P2 }}=2 \pi(40)(\mathrm{rad} / \mathrm{s}) \approx \frac{1}{\mathrm{C}_{\mathrm{C} 1} \mathrm{R}_{\text {OUT }}}(\mathrm{rad} / \mathrm{s})$
where

$$
\begin{equation*}
\text { - } \mathrm{R}_{\text {OUT }}=875 \mathrm{k} \Omega \tag{17}
\end{equation*}
$$

Choose $\mathrm{C}_{\mathrm{C} 1}=4.7 \mathrm{nF}$

$$
\begin{align*}
& \omega_{z 2}=10 \times \omega_{P 1(\max )} \frac{A_{D C} \omega_{P 2}}{\omega_{\mathrm{RHP}(\mathrm{M} / \mathrm{N})}}=\frac{1}{\mathrm{C}_{\mathrm{C} 1} \mathrm{R}_{\mathrm{C}}}(\mathrm{rad} / \mathrm{s}),  \tag{18}\\
& \mathrm{R}_{\mathrm{C}}=\frac{\omega_{\text {RHP(MIN) }}}{10 \times \mathrm{A}_{\mathrm{DC}} \mathrm{C}_{\mathrm{C}_{1} \omega_{\mathrm{P} 1(\text { max })} \omega_{\mathrm{P} 2}}} \Omega  \tag{19}\\
& A_{D C}=\frac{118{ }^{n} R_{\text {LOAD(MIN) }}}{R_{\text {DSON(MIN) }}} \times \\
& \frac{\left(1-D_{\text {MAX }}\right)}{\frac{\left(1-D_{\text {MAX }}\right)^{3} R_{\text {LOAD(MIN })}}{2 L_{\mathrm{S}}}\left(1+\frac{0.144{ }^{*} \mathrm{f}_{\mathrm{S}} \mathrm{~L}}{\mathrm{~V}_{\text {IN }} R_{\text {DSON(MIN }}}\right)+1+\mathrm{D}_{\text {MAX }}} \tag{20}
\end{align*}
$$

If the output capacitor is of high ESR ( $0.1 \Omega$ or higher), it may be necessary to use $\mathrm{C}_{\mathrm{C} 2}$. A rule of thumb is that if $1 /\left(2 \pi \mathrm{C}_{\text {Out }} E S R\right)(\mathrm{Hz})$ is lower than $\mathrm{f}_{\mathrm{S}} / 2(\mathrm{~Hz}), \mathrm{C}_{\mathrm{C} 2}$ must be used. Choose $\mathrm{C}_{\mathrm{C} 2}$ with Equation 21.
$\left(R_{C}+R_{\text {OUT }}\right)\left(C_{\text {OUT }} \times E S R\right) /\left(R_{C} \times R_{\text {OUT }}\right)(F)$
where

- $\mathrm{R}_{\text {out }}=$ output impedance of the error amp ( $875 \mathrm{k} \Omega$ )


### 8.2.1.2.1.2 Improving Transient Response Time

The above compensator design provides a loop gain with high phase margin for a large stability margin. The transient response time of this loop is limited by the lower mid-frequency gain necessary to achieve a high phase margin. If it is desired to increase the transient response time, $\mathrm{C}_{\mathrm{C} 1}$ may be decreased. Decreasing $\mathrm{C}_{\mathrm{C} 1}$ by $2 \mathrm{x}, 4 \mathrm{x}$, and $6 x$ yields increasingly shorter transient response times, however the loop phase margin becomes progressively lower as $\mathrm{C}_{\mathrm{C} 1}$ is decreased. When optimizing the loop gain for transient response time, it is recommended to keep the phase margin above $40^{\circ}$.

### 8.2.1.2.1.3 Additional Comments on the Open Loop Frequency Response

The procedure used here to pick the compensation network provides a good starting point. In most cases, these values is sufficient for a stable design. It is always recommended to check the design in a real test setup. This is easy to do with the aid of a dynamic load. Set the high and low load values to your system requirements and switch between the two at about 1 kHz . View the output voltage with an oscilloscope using AC coupling, and zoom in enough to see the waveform react to the load change. Use Table 1 to determine if your design is stable. Remember to use worst case conditions ( $\left.\mathrm{V}_{\left.\mathrm{IN}_{\text {(MII) }}\right)}, \mathrm{R}_{\text {OUT(MIN), }}, \mathrm{R}_{\text {OUT(MAX) }}\right)$.

## Typical Applications (continued)

Table 1. Compensation Troubleshooting Chart

| RESPONSE | CONCLUSION | WHAT TO CHANGE |
| :--- | :--- | :--- |
| Underdamped, weak attenuation | Nearing instability | Make C $_{\text {C1 }}$ larger |
| Underdamped, strong attenuation | Stable | Nothing |
| Critically damped | Stable | Nothing |
| Overdamped | Stable | Nothing |

### 8.2.1.3 Application Curves



Figure 20. Efficiency Vin = 3.3 V, Vout = 10 V (With Sumida CDRH6D38-100 Inductor)


Figure 21. Start-up Waveform

### 8.2.2 3.3-V SEPIC

The LM2698 can be used to implement a SEPIC technology. The advantages of the SEPIC topology are that it can step up or step down an input voltage, and it has low input current ripple.


Figure 22. 3.3-V SEPIC Converter

### 8.2.2.1 Design Requirements

The input voltage, output voltages, and load currents are necessary to properly design the SEPIC converter. The maximum current that the converter can deliver depends on the internal peak current limit set by the LM2698 and the choice of inductor and switching frequency. See details of the design procedure in the next section. Do not exceed absolute maximum ratings for the pin. The switch node voltage swings between 0 V and $\mathrm{VIN}+\mathrm{Vout}+\mathrm{Vfd}$, where Vfd is the forward voltage of the diode. In addition to this voltage, the ringing at the switch node could increase the voltage stress on the SW pin and lead to a violation of the absolute maximum voltage on that pin.

### 8.2.2.2 Detailed Design Procedure

The conversion ratio for the SEPIC is Equation 22.
$\frac{V_{\text {OUT }}}{V_{\text {IN }}}=\frac{D}{D^{\prime}}$
where

$$
\begin{equation*}
\text { - } D^{\prime}=1 \text { - D } \tag{22}
\end{equation*}
$$

Solving for D yields Equation 23.

$$
\begin{equation*}
\mathrm{D}=\frac{1}{1+\mathrm{V}_{\mathbb{N}} / \mathrm{VouT}_{\text {out }}} \tag{23}
\end{equation*}
$$

To avoid subharmonic oscillations, it is recommended that inductors L1 and L2 be the same inductance. Currents conducted by the inductors are:
$\mathrm{I}_{1}=\mathrm{I}_{\text {OUT }}\left(\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}\right)$
$\Delta \mathrm{i}_{1}=\mathrm{V}_{\text {IN }} \mathrm{D} /(2 \times \mathrm{L} 1 \times \mathrm{fs})$
$\mathrm{I}_{2}=\mathrm{l}_{\text {OUT }}$
$\Delta \mathrm{i}_{1}=\mathrm{V}_{\mathrm{IN}} \mathrm{D} /(2 \times \mathrm{L} 2 \times \mathrm{fs})$
The switch sees a maximum current of $\mathrm{I}_{1}+\mathrm{I}_{2}+\Delta \mathrm{i}_{1}+\Delta \mathrm{i}_{2}$. If $\mathrm{L} 1=\mathrm{L} 2=\mathrm{L}$, the maximum switch current is given by Equation 24.

$$
\begin{equation*}
I_{\text {out }}\left(1+V_{\text {OUT }} / V_{\text {IN }}\right)+V_{\text {IN }} D /(L \times f s) \tag{24}
\end{equation*}
$$

The maximum load current is limited by this relationship to the switch current.
The polarity of $\mathrm{C}_{\text {SEPIC }}$ changes between each cycle, so a ceramic capacitor must be used here. A high-quality, low-ESR capacitor directly improves efficiency because all load currents pass through $\mathrm{C}_{\text {SEPIC }}$.
$\mathrm{C}_{\mathbb{N}}$ must be chosen using the same relationship as in the boost converter. $\mathrm{C}_{\mathbb{N}}$ must be able to provide the necessary RMS current.

### 8.2.2.3 Application Curve



Figure 23. Efficiency

LM2698
www.ti.com

### 8.2.3 Level-Shifted SEPIC

The circuit shown in Figure 24 is similar to the SEPIC shown in Figure 22, except that it is level shifted to provide a negative output voltage. This is achieved by connecting the ground of the LM2698 to the output.


Figure 24. Level-Shifted SEPIC Converter

### 8.2.3.1 Design Requirements

The circuit analysis for the level-shifted SEPIC is the same as the SEPIC. The voltage at the input of the LM2698 must be clamped if the absolute value of the output voltage plus the input voltage exceeds 12 V , the absolute maximum rating for the $\mathrm{V}_{\mathrm{IN}}$ pin. The simplest way to do this is with a Zener diode, as shown in Figure 24. Likewise, if the FSLCT pin is pulled high to operate at 1.25 MHz , its voltage must not exceed 12 V . To prevent any high frequency noise from entering the LM2698's internal circuitry, a high-frequency bypass capacitor must be placed as close to pin 6 as possible. A good choice for this capacitor is a $0.1-\mu \mathrm{F}$ ceramic capacitor.

## 9 Power Supply Recommendations

The output power of the LM2698 is limited by its maximum power dissipation. The maximum power dissipation is determined by Equation 25.
$P_{D}=\left(T_{\text {jmax }}-T_{A}\right) / R_{\text {©JA }}$
where

- $\mathrm{T}_{\text {jmax }}$ is the maximum specified junction temperature $\left(125^{\circ} \mathrm{C}\right)$
- $\mathrm{T}_{\mathrm{A}}$ is the ambient temperature
- $\mathrm{R}_{\text {QJA }}$ is the thermal resistance of the package
$\mathrm{R}_{\theta \mathrm{JA}}$ is dependant on the layout of the board as shown in Layout Examples.


## 10 Layout

### 10.1 Layout Guidelines

The GND pin and the NC pin is recommended to be connected by a short trace as shown in Layout Examples. Table 2 shows the thermal resistance using different scenarios.

Table 2. Thermal Resistance

|  | PARAMETER |  | TYP | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\theta_{\text {JA }}$ | Thermal Resistance | Junction to Ambient Figure 25 | 235 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Junction to Ambient Figure 26 | 225 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Junction to Ambient Figure 27 | 220 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Junction to Ambient Figure 28 | 200 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Junction to Ambient Figure 29 | 195 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

### 10.2 Layout Examples




Junction to ambient thermal resistance (no external heat sink) for the MSO8 package with minimal trace widths ( 0.010 inches) from the pins to the circuit.

Figure 25. Pad Layout Scenario 'A'


> SCENARIO 'B'
(0.0191 sq. in. Copper)

Junction to ambient thermal resistance for the MSO8 package with minimal trace widths ( 0.010 inches) from the pins to the circuit and approximately 0.0191 sq. in. of copper heat sinking.

Figure 26. Pad Layout Scenario 'B'

INSTRUMENTS
LM2698
www.ti.com

## Layout Examples (continued)



SCENARIO 'C'
(0.0465 sq. in. Copper)

Junction to ambient thermal resistance for the MSO8 package with minimal trace widths ( 0.010 inches) from the pins to the circuit and approximately 0.0465 sq. in. of copper heat sinking.


Junction to ambient thermal resistance for the MSO8 package with minimal trace widths ( 0.010 inches) from the pins to the circuit and approximately 0.2523 sq . in. of copper heat sinking.

Figure 27. Pad Layout Scenario 'C'
Figure 28. Pad Layout Scenario 'D'


Junction to ambient thermal resistance for the MSO8 package with minimal trace widths ( 0.010 inches) from the pins to the circuit and approximately 0.0098 sq. in. of copper heat sinking on the top layer and 0.0760 sq. in. of copper heat sinking on the bottom layer, with three 0.020 in. vias connecting the planes.

Figure 29. Pad Layout Scenario 'E'

## 11 Device and Documentation Support

### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E ${ }^{\text {TM }}$ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.3 Trademarks

E2E is a trademark of Texas Instruments.
SIMPLE SWITCHER is a registered trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

### 11.4 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.5 Glossary

SLYZ022 - TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM2698MM-ADJ/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU SN | Level-1-260C-UNLIM | -40 to 125 | S22B | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The $\mathrm{Pb}-$ Free/Green conversion plan has not been defined.
Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2 ) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> (iameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM2698MM-ADJ/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM2698MM-ADJ/NOPB | VSSOP | DGK | 8 | 1000 | 210.0 | 185.0 | 35.0 |



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
E. Falls within JEDEC MO-187 variation AA, except interlead flash.

## DGK (S-PDSO-G8)

## PLAStic SmALL OUTLINE PACKAGE



NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in Tl's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.
TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, Tl's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

## Products

Audio
Amplifiers
Data Converters
DLP® Products
DSP
Clocks and Timers
Interface
Logic
Power Mgmt
Microcontrollers
RFID
OMAP Applications Processors
Wireless Connectivity

## Applications

Automotive and Transportation
Communications and Telecom
Computers and Peripherals
Consumer Electronics
Energy and Lighting
Industrial
Medical
Security
Space, Avionics and Defense
Video and Imaging

## TI E2E Community

www.ti.com/automotive
www.ti.com/communications
www.ti.com/computers
www.ti.com/consumer-apps
www.ti.com/energy
www.ti.com/industrial
www.ti.com/medical
www.ti.com/security
www.ti.com/space-avionics-defense
www.ti.com/video
e2e.ti.com
www.ti.com/wirelessconnectivity


[^0]:    (1) All limits are specified at room temperature and at temperature extremes. All room temperature limits are $100 \%$ tested or specified through statistical analysis. All limits at temperature extremes are specified via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).
    (2) Typical numbers are at $25^{\circ} \mathrm{C}$ and represent the most likely norm.
    (3) This is the switch current limit at $0 \%$ duty cycle. The switch current limit changes as a function of duty cycle. See Typical Characteristics for $l_{C L}$ vs $V_{I N}$.
    (4) Bias current flows into FB pin.

