

# LM3481/LM3481Q High Efficiency Low-Side N-Channel Controller for Switching Regulators

Check for Samples: LM3481

### FEATURES

- LM3481QMM in the VSSOP-10 Package are Automotive Grade Products that are AEC-Q100 Grade 1 Qualified (-40°C to +125°C Operating Junction Temperature)
- 10-Lead VSSOP Package
- Internal Push-Pull Driver with 1A Peak Current Capability
- Current Limit and Thermal Shutdown
- Frequency Compensation Optimized with a Capacitor and a Resistor
- Internal Softstart
- Current Mode Operation
- Adjustable Undervoltage Lockout with Hysteresis
- Pulse Skipping at Light Loads

### **APPLICATIONS**

- Distributed Power Systems
- Notebook, PDA, Digital Camera, and other Portable Applications
- Offline Power Supplies
- Set-Top Boxes

### TYPICAL APPLICATION CIRCUIT

### **KEY SPECIFICATIONS**

- Wide Supply Voltage Range of 2.97V to 48V
- 100 kHz to 1 MHz Adjustable and Synchronizable Clock Frequency
- ±1.5% (Over Temperature) Internal Reference
- 10 µA Shutdown Current (Over Temperature)

### DESCRIPTION

The LM3481 is a versatile Low-Side N-FET high performance controller for switching regulators. It is suitable for use in topologies requiring a low-side FET, such as boost, flyback, SEPIC, etc. The LM3481 can be operated at extremely high switching frequencies in order to reduce the overall solution size. The switching frequency of the LM3481 can be adjusted to any value between 100 kHz and 1 MHz by using a single external resistor or by synchronizing it to an external clock. Current mode control provides superior bandwidth and transient response in addition to cycle-by-cycle current limiting. Current limit can be programmed with a single external resistor.

The LM3481 has built in protection features such as thermal shutdown, short-circuit protection and over voltage protection. Power saving shutdown mode reduces the total supply current to  $5\mu$ A and allows power supply sequencing. Internal soft-start limits the inrush current at start-up.



Figure 1. Typical SEPIC Converter

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

#### SNVS346E -NOVEMBER 2007-REVISED APRIL 2012



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **CONNECTION DIAGRAM**



# Figure 2. 10-Lead VSSOP Package (DGS-10 Package)

#### **PIN DESCRIPTIONS**

| Pin Name         | Pin Number | Description                                                                                                                                                                                                                                                                                                                                                           |
|------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>SEN</sub> | 1          | Current sense input pin. Voltage generated across an external sense resistor is fed into this pin.                                                                                                                                                                                                                                                                    |
| UVLO             | 2          | Under voltage lockout pin. A resistor divider from $V_{IN}$ to ground is connected to the UVLO pin. The ratio of these resistances determine the input voltage which allows switching and the hysteresis to disable switching.                                                                                                                                        |
| COMP             | 3          | Compensation pin. A resistor and capacitor combination connected to this pin provides compensation for the control loop.                                                                                                                                                                                                                                              |
| FB               | 4          | Feedback pin. Inverting input of the error amplifier.                                                                                                                                                                                                                                                                                                                 |
| AGND             | 5          | Analog ground pin. Internal bias circuitry reference. Should be connected to PGND at a single point.                                                                                                                                                                                                                                                                  |
| FA/SYNC/SD       | 6          | Frequency adjust, synchronization, and shutdown pin. A resistor connected from this pin to ground sets the oscillator frequency. An external clock signal at this pin will synchronize the controller to the frequency of the clock. A high level on this pin for $\geq$ 30 µs will turn the device off and the device will then draw 5 µA from the supply typically. |
| PGND             | 7          | Power ground pin. External power circuitry reference. Should be connected to AGND at a single point.                                                                                                                                                                                                                                                                  |
| DR               | 8          | Drive pin of the IC. The gate of the external MOSFET should be connected to this pin.                                                                                                                                                                                                                                                                                 |
| V <sub>CC</sub>  | 9          | Driver supply voltage pin. A bypass capacitor must be connected from this pin to PGND. See DRIVER SUPPLY CAPACITOR SELECTION section.                                                                                                                                                                                                                                 |
| V <sub>IN</sub>  | 10         | Power supply input pin.                                                                                                                                                                                                                                                                                                                                               |

SNVS346E - NOVEMBER 2007 - REVISED APRIL 2012

### ABSOLUTE MAXIMUM RATINGS (1)

| V <sub>IN</sub> pin Voltage                        | -0.4V to 50V       |
|----------------------------------------------------|--------------------|
| FB Pin Voltage                                     | -0.4V to 6V        |
| FA/SYNC/SD Pin Voltage                             | -0.4V to 6V        |
| COMP Pin Voltage                                   | -0.4V to 6V        |
| UVLO Pin Voltage                                   | -0.4V to 6V        |
| V <sub>CC</sub> Pin Voltage                        | -0.4V to 6V        |
| DR Pin Voltage                                     | -0.4V to 6V        |
| I <sub>SEN</sub> Pin Voltage                       | –0.4V to 600 mV    |
| Peak Driver Output Current                         | 1.0A               |
| Power Dissipation                                  | Internally Limited |
| Storage Temperature Range                          | -65°C to +150°C    |
| Junction Temperature                               | +150°C             |
| ESD Susceptibility Human Body Model <sup>(2)</sup> | 2 kV               |
| Lead Temperature                                   |                    |
| DGS Package                                        |                    |
| Vapor Phase (60 sec.)                              | 215°C              |
| Infared (15 sec.)                                  | 220°C              |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings indicates conditions for which the device is intended to be functional, but does not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions.

(2) The human body model is a 100 pF capacitor discharged through a  $1.5k\Omega$  resistor into each pin.

#### **RECOMMENDED OPERATING CONDITIONS (1)**

| Supply Voltage             | 2.97V to 48V     |
|----------------------------|------------------|
| Junction Temperature Range | -40°C to +125°C  |
| Switching Frequency Range  | 100 kHz to 1 MHz |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings indicates conditions for which the device is intended to be functional, but does not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions.

### ELECTRICAL CHARACTERISTICS

 $V_{IN}$ =12V,  $R_{FA}$ =40 k $\Omega$  unless otherwise indicated under the **Conditions** column. Typicals and limits appearing in plain type apply for  $T_J$  = 25°C. Limits appearing in **boldfacetype** apply over the full **Operating Temperature Range** (-40°C to 125°C). Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis. <sup>(1)</sup>

| Symbol                | Parameter                                       | Conditions                                 | Min   | Тур   | Max   | Units |
|-----------------------|-------------------------------------------------|--------------------------------------------|-------|-------|-------|-------|
| V <sub>FB</sub>       | Feedback Voltage                                | $V_{COMP} = 1.4V, 2.97 \le V_{IN} \le 48V$ | 1.256 | 1.275 | 1.294 | V     |
| $\Delta V_{LINE}$     | Feedback Voltage Line Regulation                | $2.97 \le V_{\rm IN} \le 48V$              |       | 0.003 |       | %/V   |
| $\Delta V_{LOAD}$     | Output Voltage Load Regulation                  | I <sub>EAO</sub> Source/Sink               |       | ±0.5  |       | %/A   |
| V <sub>UVLOSEN</sub>  | Undervoltage Lockout Reference<br>Voltage       | V <sub>UVLO</sub> Ramping Down             | 1.345 | 1.430 | 1.517 | V     |
| I <sub>UVLO</sub>     | UVLO Source Current                             | Enabled                                    | 3     | 5     | 6     | μA    |
| VUVLOSD               | UVLO Shutdown Voltage                           |                                            |       | 0.7   |       | V     |
| ICOMP                 | COMP pin Current Sink                           | $V_{FB} = 0V$                              |       | 640   |       | μA    |
| V <sub>COMP</sub>     |                                                 | V <sub>FB</sub> = 1.275V                   |       | 1     |       | V     |
| f <sub>nom</sub>      | Nominal Switching Frequency                     | R <sub>FA</sub> = 40 kΩ                    | 406   | 475   | 550   | kHz   |
| V <sub>sync-HI</sub>  | Threshold for Synchronization on FA/SYNC/SD pin | Synchronization Voltage Rising             |       | 1.4   |       | V     |
| V <sub>sync-LOW</sub> | Threshold for Synchronization on FA/SYNC/SD pin | Synchronization Voltage Falling            |       | 0.7   |       | V     |

(1) All limits are guaranteed at room temperature (standard type face) and at temperature extremes (bold type face). All room temperature limits are 100% tested. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

(2) Typical numbers are at 25°C and represent the most likely norm.



### **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN}$ =12V,  $R_{FA}$ =40 k $\Omega$  unless otherwise indicated under the **Conditions** column. Typicals and limits appearing in plain type apply for  $T_J$  = 25°C. Limits appearing in **boldfacetype** apply over the full **Operating Temperature Range** (-40°C to 125°C). Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis. <sup>(1) (2)</sup>

| Symbol                | Parameter                                                                        | Conditions                                                          | Min  | Тур             | Max  | Units |
|-----------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------|------|-----------------|------|-------|
| R <sub>DS1 (ON)</sub> | Driver Switch On Resistance (top)                                                | I <sub>DR</sub> = 0.2A, V <sub>IN</sub> = 5V                        |      | 4               |      | Ω     |
| R <sub>DS2 (ON)</sub> | Driver Switch On Resistance (bottom)                                             | I <sub>DR</sub> = 0.2A                                              |      | 2               |      | Ω     |
| M                     | Marian Price Malta na Curia (3)                                                  | V <sub>IN</sub> < 6V                                                |      | V <sub>IN</sub> |      | V     |
| V <sub>DR (max)</sub> | Maximum Drive Voltage Swing <sup>(3)</sup>                                       | V <sub>IN</sub> ≥ 6V                                                |      | 6               |      | V     |
| D <sub>max</sub>      | Maximum Duty Cycle                                                               |                                                                     |      | 85              |      | %     |
| t <sub>min</sub> (on) | Minimum On Time                                                                  |                                                                     |      | 250             |      | ns    |
| I <sub>SUPPLY</sub>   | Supply Current (switching)                                                       | See <sup>(4)</sup>                                                  |      | 3.7             | 5.0  | mA    |
|                       |                                                                                  | $V_{FA/SYNC/SD} = 3V^{(5)}, V_{IN} = 12V$                           |      | 9               | 15   |       |
| Ι <sub>Q</sub>        | Quiescent Current in Shutdown Mode                                               | $V_{FA/SYNC/SD} = 3V^{(5)}, V_{IN} = 5V$                            |      | 5               | 10   | μA    |
| V <sub>SENSE</sub>    | Current Sense Threshold Voltage                                                  |                                                                     | 100  | 160             | 190  | mV    |
| V <sub>SC</sub>       | Over Load Current Limit Sense Voltage                                            |                                                                     | 157  | 220             | 275  | mV    |
| V <sub>SL</sub>       | Internal Compensation Ramp Voltage                                               |                                                                     |      | 90              |      | mV    |
| V <sub>OVP</sub>      | Output Over-voltage Protection (with respect to feedback voltage) <sup>(6)</sup> | V <sub>COMP</sub> = 1.4V                                            | 26   | 85              | 135  | mV    |
| V <sub>OVP(HYS)</sub> | Output Over-Voltage Protection<br>Hysteresis                                     | V <sub>COMP</sub> = 1.4V                                            | 28   | 70              | 106  | mV    |
| Gm                    | Error Amplifier Transconductance                                                 | $V_{COMP} = 1.4V$                                                   | 216  | 450             | 690  | µmho  |
| A <sub>VOL</sub>      | Error Amplifier Voltage Gain                                                     | V <sub>COMP</sub> = 1.4V<br>I <sub>EAO</sub> = 100 μA (Source/Sink) | 35   |                 | 66   | V/V   |
|                       | Error Amplifier Output Current (Source/                                          | Source, $V_{COMP} = 1.4V$ , $V_{FB} = 1.1V$                         | 475  | 640             | 837  | μA    |
| IEAO                  | Sink)                                                                            | Sink, $V_{COMP} = 1.4V$ , $V_{FB} = 1.4V$                           | 31   | 65              | 100  | μA    |
| V <sub>EAO</sub>      | Error Amplifier Output Voltage Swing                                             | Upper Limit, V <sub>FB</sub> = 0V, COMP Pin<br>Floating             | 2.45 | 2.70            | 2.93 | V     |
| Ento                  |                                                                                  | Lower Limit, V <sub>FB</sub> = 1.4V                                 | 0.32 | 0.60            | 0.90 | V     |
| t <sub>SS</sub>       | Internal Soft-Start Delay                                                        | V <sub>FB</sub> = 1.2V, COMP Pin Floating                           |      | 15              |      | ms    |
| t <sub>r</sub>        | Drive Pin Rise Time                                                              | Cgs = 3000 pf, $V_{DR}$ = 0V to 3V                                  |      | 25              |      | ns    |
| t <sub>f</sub>        | Drive Pin Fall Time                                                              | Cgs = 3000 pf, V <sub>DR</sub> = 3V to 0V                           |      | 25              |      | ns    |
| V                     | Shutdown signal threshold <sup>(7)</sup>                                         | Output = High (Shutdown)                                            |      | 1.31            | 1.40 | V     |
| V <sub>SD</sub>       | FA/SYNC/SD pin                                                                   | Output = Low (Enable)                                               | 0.40 | 0.68            |      | V     |
| 1                     |                                                                                  | V <sub>SD</sub> = 5V                                                |      | -1              |      | ^     |
| I <sub>SD</sub>       | Shutdown Pin Current FA/SYNC/SD pin                                              | V <sub>SD</sub> = 0V                                                |      | 20              |      | μA    |
| T <sub>SD</sub>       | Thermal Shutdown                                                                 |                                                                     |      | 165             |      | °C    |
| T <sub>sh</sub>       | Thermal Shutdown Hysteresis                                                      |                                                                     |      | 10              |      | °C    |
| θ <sub>JA</sub>       | Thermal Resistance                                                               | DGS Package                                                         |      | 200             |      | °C/W  |

(3) The drive pin voltage, V<sub>DR</sub>, is equal to the input voltage when input voltage is less than 6V. V<sub>DR</sub> is equal to 6V when the input voltage is greater than or equal to 6V.

(4) For this test, the FA/SYNC/SD Pin is pulled to ground using a 40 k $\!\Omega$  resistor .

(5) For this test, the FA/SYNC/SD Pin is pulled to 3V using a 40 k $\Omega$  resistor.

(6) The over-voltage protection is specified with respect to the feedback voltage. This is because the over-voltage protection tracks the feedback voltage. The over-voltage threshold can be calculated by adding the feedback voltage (V<sub>FB</sub>) to the over-voltage protection specification.

(7) The FA/SYNC/SD pin should be pulled to V<sub>IN</sub> through a resistor to turn the regulator off. The voltage on the FA/SYNC/SD pin must be above the max limit for the Output = High longer than 30 µs to keep the regulator off and must be below the minimum limit for Output = Low to keep the regulator on.





#### SNVS346E-NOVEMBER 2007-REVISED APRIL 2012

### **TYPICAL PERFORMANCE CHARACTERISTICS**

Unless otherwise specified,  $V_{IN} = 12V$ ,  $T_J = 25^{\circ}C$ .













Efficiency vs. Load Current (5VIN and 12VOUT)





TEXAS INSTRUMENTS

www.ti.com

SNVS346E -NOVEMBER 2007-REVISED APRIL 2012



### TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Shutdown Threshold Hysteresis vs. Temperature



Short Circuit Protection vs. VIN



Figure 13.



### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



Figure 17.

TEXAS INSTRUMENTS

www.ti.com

SNVS346E - NOVEMBER 2007 - REVISED APRIL 2012



### FUNCTIONAL BLOCK DIAGRAM

### FUNCTIONAL DESCRIPTION

The LM3481 uses a fixed frequency, Pulse Width Modulated (PWM), current mode control architecture. In a typical application circuit, the peak current through the external MOSFET is sensed through an external sense resistor. The voltage across this resistor is fed into the  $I_{SEN}$  pin. This voltage is then level shifted and fed into the positive input of the PWM comparator. The output voltage is also sensed through an external feedback resistor divider network and fed into the error amplifier (EA) negative input (feedback pin, FB). The output of the error amplifier (COMP pin) is added to the slope compensation ramp and fed into the negative input of the PWM comparator.

At the start of any switching cycle, the oscillator sets the RS latch using the SET/Blank-out and switch logic blocks. This forces a high signal on the DR pin (gate of the external MOSFET) and the external MOSFET turns on. When the voltage on the positive input of the PWM comparator exceeds the negative input, the RS latch is reset and the external MOSFET turns off.

The voltage sensed across the sense resistor generally contains spurious noise spikes, as shown in Figure 18. These spikes can force the PWM comparator to reset the RS latch prematurely. To prevent these spikes from resetting the latch, a blank-out circuit inside the IC prevents the PWM comparator from resetting the latch for a short duration after the latch is set. This duration, called the blank-out time, is typically 250 ns and is specified as  $t_{min}$  (on) in the electrical characteristics section.

Under extremely light load or no-load conditions, the energy delivered to the output capacitor when the external MOSFET is on during the blank-out time is more than what is delivered to the load. An over-voltage comparator inside the LM3481 prevents the output voltage from rising under these conditions by sensing the feedback (FB pin) voltage and resetting the RS latch. The latch remains in a reset state until the output decays to the nominal value. Thus the operating frequency decreases at light loads, resulting in excellent efficiency.







Figure 18. Basic Operation of the PWM Comparator

### **OVER VOLTAGE PROTECTION**

The LM3481 has over voltage protection (OVP) for the output voltage. OVP is sensed at the feedback pin (FB). If at anytime the voltage at the feedback pin rises to  $V_{FB} + V_{OVP}$ , OVP is triggered. See the electrical characteristics section for limits on  $V_{FB}$  and  $V_{OVP}$ .

OVP will cause the drive pin (DR) to go low, forcing the power MOSFET off. With the MOSFET off, the output voltage will drop. The LM3481 will begin switching again when the feedback voltage reaches  $V_{FB}$  + ( $V_{OVP}$  -  $V_{OVP(HYS)}$ ). See the electrical characteristics section for limits on  $V_{OVP(HYS)}$ .

The internal bias of the LM3481 comes from either the internal bias voltage generator as shown in the block diagram or directly from the voltage at the VIN pin. At input voltages lower than 6V the internal IC bias is the input voltage and at voltages above 6V the internal bias voltage generator of the LM3481 provides the bias.

#### **SLOPE COMPENSATION RAMP**

The LM3481 uses a current mode control scheme. The main advantages of current mode control are inherent cycle-by-cycle current limit for the switch and simpler control loop characteristics. It is easy to parallel power stages using current mode control since current sharing is automatic. However there is a natural instability that will occur for duty cycles, D, greater than 50% if additional slope compensation is not addressed as described below.

The current mode control scheme samples the inductor current,  $I_L$ , and compares the sampled signal,  $V_{samp}$ , to a internally generated control signal,  $V_c$ . The current sense resistor,  $R_{SEN}$ , as shown in Figure 22, converts the sampled inductor current,  $I_L$ , to the voltage signal,  $V_{samp}$ , that is proportional to  $I_L$  such that:

$$V_{samp} = I_L \times R_{SEN}$$

The rising and falling slopes,  $M_1$  and  $-M_2$  respectively, of  $V_{samp}$  are also proportional to the inductor current rising and falling slopes,  $M_{on}$  and  $-M_{off}$  respectively. Where  $M_{on}$  is the inductor slope during the switch on-time and  $-M_{off}$  is the inductor slope during the switch off-time and are related to  $M_1$  and  $-M_2$  by:

 $M_1 = M_{on} \times R_{SEN}$  $-M_2 = -M_{off} \times R_{SEN}$ 

For the boost topology:

$$\begin{split} M_{on} &= V_{IN} / L \\ -M_{off} &= (V_{IN} - V_{OUT}) / L \\ M_1 &= [V_{IN} / L] \times R_{SEN} \\ -M_2 &= [(V_{IN} - V_{OUT}) / L] \times R_{SEN} \\ M_2 &= [(V_{OUT} - V_{IN}) / L] \times R_{SEN} \end{split}$$

Current mode control has an inherent instability for duty cycles greater than 50%, as shown in Figure 19, where the control signal slope,  $M_c$ , equals zero. In Figure 19, a small increase in the load current causes the sampled signal to increase by  $\Delta V_{samp0}$ . The effect of this load change,  $\Delta V_{samp1}$ , at the end of the first switching cycle is :

$$\Delta V_{samp1} = -\left(\frac{M_2}{M_1}\right) \Delta V_{samp0} = -\left(\frac{D}{1-D}\right) \Delta V_{samp0}$$

TEXAS INSTRUMENTS

SNVS346E - NOVEMBER 2007 - REVISED APRIL 2012

www.ti.com

From the above equation, when D > 0.5,  $\Delta V_{samp1}$  will be greater than  $\Delta V_{samp0}$ . In other words, the disturbance is divergent. So a very small perturbation in the load will cause the disturbance to increase. To ensure that the perturbed signal converges we must maintain:

 $\left| \frac{M_2}{M_1} \right| < 1$ 







Figure 20. Compensation Ramp Avoids Sub-Harmonic Oscillation

To prevent the sub-harmonic oscillations, a compensation ramp is added to the control signal, as shown in Figure 20.

With the compensation ramp,  $\Delta V_{samp1}$  and the convergence criteria are expressed by,

$$\Delta V_{samp1} = -\left(\frac{M_2 - M_C}{M_1 + M_C}\right) \Delta V_{samp0}$$
$$\left| -\frac{M_2 - M_C}{M_1 + M_C} \right| < 1$$

The compensation ramp has been added internally in the LM3481. The slope of this compensation ramp has been selected to satisfy most applications, and it's value depends on the switching frequency. This slope can be calculated using the formula:

$$M_{C} = V_{SL} \times f_{S}$$

In the above equation,  $V_{SL}$  is the amplitude of the internal compensation ramp and  $f_S$  is the controller's switching frequency. Limits for  $V_{SL}$  have been specified in the electrical characteristics section.

In order to provide the user additional flexibility, a patented scheme has been implemented inside the IC to increase the slope of the compensation ramp externally, if the need arises. Adding a single external resistor,  $R_{SL}$ (as shown in Figure 22) increases the amplitude of the compensation ramp as shown in Figure 21.





Figure 21. Additional Slope Compensation Added Using External Resistor R<sub>SL</sub>

Where,

 $\Delta V_{SL} = K \times R_{SL}$ 

K = 40  $\mu$ A typically and changes slightly as the switching frequency changes. Figure 23 shows the effect the current K has on  $\Delta V_{SL}$  and different values of R<sub>SL</sub> as the switching frequency changes.

A more general equation for the slope compensation ramp,  $M_C$ , is shown below to include  $\Delta V_{SL}$  caused by the resistor  $R_{SL}$ .

$$M_{C} = (V_{SL} + \Delta V_{SL}) \times f_{S}$$

It is good design practice to only add as much slope compensation as needed to avoid subharmonic oscillation. Additional slope compensation minimizes the influence of the sensed current in the control loop. With very large slope compensation the control loop characteristics are similar to a voltage mode regulator which compares the error voltage to a saw tooth waveform rather than the inductor current.



Figure 22. Increasing the Slope of the Compensation Ramp



SNVS346E - NOVEMBER 2007 - REVISED APRIL 2012





Figure 23.  $\Delta V_{SL}$  vs R<sub>SL</sub>

### FREQUENCY ADJUST/SYNCHRONIZATION/SHUTDOWN

The switching frequency of the LM3481 can be adjusted between 100 kHz and 1 MHz using a single external resistor. This resistor must be connected between the FA/SYNC/SD pin and ground, as shown in Figure 24. Please refer to the typical performance characteristics to determine the value of the resistor required for a desired switching frequency.

The following equation can also be used to estimate the frequency adjust resistor.

Where  $f_S$  is in kHz and  $R_{FA}$  in k $\Omega$ .

$$R_{FA} = \frac{22 \times 10^3}{f_S} - 5.74$$

The LM3481 can be synchronized to an external clock. The external clock must be connected between the FA/SYNC/SD pin and ground, as shown in Figure 25. The frequency adjust resistor may remain connected while synchronizing a signal, therefore if there is a loss of signal, the switching frequency will be set by the frequency adjust resistor.

It is also necessary to have the width of the synchronization pulse narrower than the duty cycle of the converter and to have the synchronization pulse width  $\geq$  300 ns.

The FA/SYNC/SD pin also functions as a shutdown pin. If a high signal (refer to the electrical characteristics section for definition of high signal) appears on the FA/SYNC/SD pin, the LM3481 stops switching and goes into a low current mode. The total supply current of the IC reduces to 5 µA, typically, under these conditions.

Figure 26 and Figure 27 shows an implementation of a shutdown function when operating in frequency adjust mode and synchronization mode respectively. In frequency adjust mode, connecting the FA/SYNC/SD pin to ground forces the clock to run at a certain frequency. Pulling this pin high shuts down the IC. In frequency adjust or synchronization mode, a high signal for more than 30 µs shuts down the IC.



Figure 24. Frequency Adjust



Figure 25. Frequency Synchronization



Figure 26. Shutdown Operation in Frequency Adjust Mode



Figure 27. Shutdown Operation in Synchronization Mode

### UNDER VOLTAGE LOCKOUT (UVLO) Pin

The UVLO pin provides user programmable enable and shutdown thresholds. The UVLO pin is compared to an internal reference of 1.43V (typical), and a resistor divider programs the enable threshold,  $V_{EN}$ . When the IC is enabled, a 5 µA current is sourced out of the UVLO pin, which effectively causes a hysteresis, and the UVLO shutdown threshold,  $V_{SH}$ , is now lower than the enable threshold. Setting these thresholds requires two resistors connected from the V<sub>IN</sub> pin to the UVLO pin and from the UVLO pin to GND (see Figure 28). Select the desired enable,  $V_{EN}$ , and UVLO shutdown,  $V_{SH}$ , threshold voltages and use the following equations to determine the resistance values:

$$R8 = \frac{1.43V}{I_{UVLO}} \times \left(1 + \frac{1.43V - V_{SH}}{V_{EN} - 1.43V}\right)$$
$$R7 = R8 \times \left(\frac{V_{EN}}{1.43V} - 1\right)$$



SNVS346E - NOVEMBER 2007 - REVISED APRIL 2012

www.ti.com



Figure 28. UVLO Pin Resistor Divider

If the UVLO pin function is not desired, select R8 and R7 of equal magnitude greater than 100 k $\Omega$ . This will allow V<sub>IN</sub> to be in control of the UVLO thresholds. The UVLO pin may also be used to implement the enable/disable function. If a signal pulls the UVLO pin below the 1.43V (typical) threshold, the converter will be disabled.

### SHORT CIRCUIT PROTECTION

When the voltage across the sense resistor (measured on the  $I_{SEN}$  Pin) exceeds 220 mV, short-circuit current limit gets activated. A comparator inside the LM3481 reduces the switching frequency by a factor of 8 and maintains this condition until the short is removed.

### TYPICAL APPLICATIONS

The LM3481 may be operated in either continuous or discontinuous conduction mode. The following applications are designed for continuous conduction operation. This mode of operation has higher efficiency and lower EMI characteristics than the discontinuous mode.

#### **Boost Converter**

The most common topology for the LM3481 is the boost or step-up topology. The boost converter converts a low input voltage into a higher output voltage. The basic configuration for a boost regulator is shown in Figure 29. In continuous conduction mode (when the inductor current never reaches zero at steady state), the boost regulator operates in two cycles. In the first cycle of operation, MOSFET Q is turned on and energy is stored in the inductor. During this cycle, diode D1 is reverse biased and load current is supplied by the output capacitor,  $C_{OUT}$ .

In the second cycle, MOSFET Q is off and the diode is forward biased. The energy stored in the inductor is transferred to the load and output capacitor. The ratio of these two cycles determines the output voltage. The output voltage is defined as:

$$V_{OUT} = \frac{V_{IN}}{1-D}$$

(ignoring the voltage drop across the MOSFET and the diode), or

$$V_{OUT} + V_{D1} - V_Q = \frac{V_{IN} - V_Q}{1 - D}$$

where D is the duty cycle of the switch,  $V_{D1}$  is the forward voltage drop of the diode, and  $V_Q$  is the drop across the MOSFET when it is on. The following sections describe selection of components for a boost converter.

SNVS346E-NOVEMBER 2007-REVISED APRIL 2012



Figure 29. Simplified Boost Converter Diagram (a) First cycle of operation. (b) Second cycle of operation

### POWER INDUCTOR SELECTION

The inductor is one of the two energy storage elements in a boost converter. Figure 30 shows how the inductor current varies during a switching cycle. The current through an inductor is quantified as:

$$V_{L}(t) = L \frac{di_{L}(t)}{dt}$$



Figure 30. a. Inductor current b. Diode current c. Switch current

If  $V_L(t)$  is constant, di<sub>L</sub>(t)/dt must be constant. Hence, for a given input voltage and output voltage, the current in the inductor changes at a constant rate.



SNVS346E - NOVEMBER 2007 - REVISED APRIL 2012

www.ti.com

The important quantities in determining a proper inductance value are  $I_L$  (the average inductor current) and  $\Delta i_L$  (the inductor current ripple difference between the peak inductor current and the average inductor current). If  $\Delta i_L$  is larger than  $I_L$ , the inductor current will drop to zero for a portion of the cycle and the converter will operate in discontinuous conduction mode. If  $\Delta i_L$  is smaller than  $I_L$ , the inductor current will stay above zero and the converter will operate in continuous conduction mode. All the analysis in this datasheet assumes operation in continuous conduction mode. To operate in continuous conduction mode, the following conditions must be met:

$$\frac{I_{OUT}}{1-D} > \frac{DV_{IN}}{2f_{S}L}$$

$$L > \frac{D(1-D)V_{IN}}{2I_{OUT}f_{S}}$$

Choose the minimum  $I_{OUT}$  to determine the minimum L. A common choice is to set (2 x  $\Delta i_L$ ) to 30% of  $I_L$ . Choosing an appropriate core size for the inductor involves calculating the average and peak currents expected through the inductor. In a boost converter,

$$I_{L} = \frac{I_{OUT}}{1 - D}$$
$$I_{L_{peak}} = I_{L}(max) + \Delta i_{L}(max)$$

A core size with ratings higher than these values should be chosen. If the core is not properly rated, saturation will dramatically reduce overall efficiency.

The LM3481 can be set to switch at very high frequencies. When the switching frequency is high, the converter can operate with very small inductor values. With a small inductor value, the peak inductor current can be extremely higher than the output currents, especially under light load conditions.

The LM3481 senses the peak current through the switch. The peak current through the switch is the same as the peak current calculated above.

#### Programming the Output Voltage and Output Current

The output voltage can be programmed using a resistor divider between the output and the feedback pins, as shown in Figure 31. The resistors are selected such that the voltage at the feedback pin is 1.275V.  $R_{F1}$  and  $R_{F2}$  can be selected using the equation,

$$V_{OUT} = 1.275 \left(1 + \frac{R_{F1}}{R_{F2}}\right)$$

A 100 pF capacitor may be connected between the feedback and ground pins to reduce noise.

The maximum amount of current that can be delivered at the output can be controlled by the sense resistor,  $R_{SEN}$ . Current limit occurs when the voltage that is generated across the sense resistor equals the current sense threshold voltage,  $V_{SENSE}$ . Limits for  $V_{SENSE}$  have been specified in the electrical characteristics section. This can be expressed as:

I<sub>sw(peak)</sub> x R<sub>SEN</sub> = V<sub>SENSE</sub>- D x V<sub>SL</sub>

The peak current through the switch is equal to the peak inductor current.

 $I_{sw(peak)} = I_L(max) + \Delta i_L$ 

Therefore for a boost converter

$$I_{sw(peak)} = \frac{I_{OUT(max)}}{(1-D)} + \frac{(D \times V_{IN})}{(2 \times f_S \times L)}$$



Combining the two equations yields an expression for  $\mathsf{R}_{\mathsf{SEN}}$ 

$$R_{SEN} = \frac{V_{SENSE} - (D \times V_{SL})}{\left[\frac{I_{OUT(max)}}{(1-D)} + \frac{(D \times V_{IN})}{(2 \times f_S \times L)}\right]}$$

Evaluate  $R_{SEN}$  at the maximum and minimum  $V_{IN}$  values and choose the smallest  $R_{SEN}$  calculated.



Figure 31. Adjusting the Output Voltage

#### **Current Limit with Additional Slope Compensation**

If an external slope compensation resistor is used (see Figure 22) the internal control signal will be modified and this will have an effect on the current limit.

If  $R_{SL}$  is used, then this will add to the existing slope compensation. The command voltage,  $V_{CS}$ , will then be given by:

 $V_{CS} = V_{SENSE} - D \times (V_{SL} + \Delta V_{SL})$ 

Where  $V_{SENSE}$  is a defined parameter in the electrical characteristics section and  $\Delta V_{SL}$  is the additional slope compensation generated as discussed in the Slope Compensation Ramp section. This changes the equation for  $R_{SEN}$  to:

$$R_{SEN} = \frac{V_{SENSE} - D \times (V_{SL} + \Delta V_{SL})}{\frac{I_{OUT(max)}}{(1-D)} + \frac{(D \times V_{IN})}{(2 \times f_S \times L)}}$$

Note that since  $\Delta V_{SL} = R_{SL} \times K$  as defined earlier,  $R_{SL}$  can be used to provide an additional method for setting the current limit. In some designs  $R_{SL}$  can also be used to help filter noise to keep the  $I_{SEN}$  pin quiet.

#### **Power Diode Selection**

Observation of the boost converter circuit shows that the average current through the diode is the average load current, and the peak current through the diode is the peak current through the inductor. The diode should be rated to handle more than the inductor peak current. The peak diode current can be calculated using the formula:

 $I_{D(Peak)} = [I_{OUT}/(1-D)] + \Delta i_L$ 

In the above equation,  $I_{OUT}$  is the output current and  $\Delta i_L$  has been defined in Figure 30.

The peak reverse voltage for a boost converter is equal to the regulator output voltage. The diode must be capable of handling this peak reverse voltage. To improve efficiency, a low forward drop Schottky diode is recommended.

Copyright © 2007–2012, Texas Instruments Incorporated

SNVS346E - NOVEMBER 2007 - REVISED APRIL 2012



www.ti.com

### **Power MOSFET Selection**

The drive pin, DR, of the LM3481 must be connected to the gate of an external MOSFET. In a boost topology, the drain of the external N-Channel MOSFET is connected to the inductor and the source is connected to the ground. The drive pin voltage,  $V_{DR}$ , depends on the input voltage (see typical performance characteristics). In most applications, a logic level MOSFET can be used. For very low input voltages, a sub-logic level MOSFET should be used.

The selected MOSFET directly controls the efficiency. The critical parameters for selection of a MOSFET are:

- 1. Minimum threshold voltage, V<sub>TH(MIN)</sub>
- 2. On-resistance, R<sub>DS(ON)</sub>
- 3. Total gate charge, Q<sub>g</sub>
- 4. Reverse transfer capacitance, C<sub>RSS</sub>
- 5. Maximum drain to source voltage, V<sub>DS(MAX)</sub>

The off-state voltage of the MOSFET is approximately equal to the output voltage.  $V_{DS(MAX)}$  of the MOSFET must be greater than the output voltage. The power losses in the MOSFET can be categorized into conduction losses and ac switching or transition losses.  $R_{DS(ON)}$  is needed to estimate the conduction losses. The conduction loss,  $P_{COND}$ , is the l<sup>2</sup>R loss across the MOSFET. The maximum conduction loss is given by:

$$P_{\text{COND}(\text{MAX})} = \left(\frac{I_{\text{OUT}(\text{max})}}{1 - D_{\text{MAX}}}\right)^2 D_{\text{MAX}} R_{\text{DS}(\text{ON})}$$

where  $D_{MAX}$  is the maximum duty cycle.

$$D_{MAX} = \left(1 - \frac{V_{IN(MIN)}}{V_{OUT}}\right)$$

At high switching frequencies the switching losses may be the largest portion of the total losses.

The switching losses are very difficult to calculate due to changing parasitics of a given MOSFET in operation. Often, the individual MOSFET datasheet does not give enough information to yield a useful result. The following formulas give a rough idea how the switching losses are calculated:

$$P_{SW} = \frac{I_{Lmax} \times V_{out}}{2} \times f_{SW} \times (t_{LH} + t_{HL})$$
$$t_{LH} = \left(Qgd + \frac{Qgs}{2}\right) \times \frac{R_{Gate}}{V_{DR} - Vgs_{th}}$$

• •

#### **Input Capacitor Selection**

Due to the presence of an inductor at the input of a boost converter, the input current waveform is continuous and triangular, as shown in Figure 30. The inductor ensures that the input capacitor sees fairly low ripple currents. However, as the input capacitor gets smaller, the input ripple goes up. The rms current in the input capacitor is given by:

$$I_{CIN(RMS)} = \Delta i_L / \sqrt{3} = \left( \frac{(V_{OUT} - V_{IN})V_{IN}}{\sqrt{12} V_{OUT}Lf_S} \right)$$

The input capacitor should be capable of handling the rms current. Although the input capacitor is not as critical in a boost application, low values can cause impedance interactions. Therefore a good quality capacitor should be chosen in the range of 100  $\mu$ F to 200  $\mu$ F. If a value lower than 100  $\mu$ F is used, then problems with impedance interactions or switching noise can affect the LM3481. To improve performance, especially with V<sub>IN</sub> below 8V, it is recommended to use a 20 $\Omega$  resistor at the input to provide a RC filter. This resistor is placed in series with the V<sub>IN</sub> pin with only a bypass capacitor attached to the V<sub>IN</sub> pin directly (see Figure 32). A 0.1  $\mu$ F or 1  $\mu$ F ceramic capacitor is necessary in this configuration. The bulk input capacitor and inductor will connect on the other side of the resistor with the input power supply.



Figure 32. Reducing IC Input Noise

#### **Output Capacitor Selection**

The output capacitor in a boost converter provides all the output current when the inductor is charging. As a result it sees very large ripple currents. The output capacitor should be capable of handling the maximum rms current. The rms current in the output capacitor is:

$$I_{\text{COUT(RMS)}} = \sqrt{(1-D) \left[ I_{\text{OUT}}^2 \frac{D}{(1-D)^2} + \frac{\Delta i_L^2}{3} \right]}$$

Where

$$\Delta i_{L} = \frac{DV_{IN}}{2Lf_{S}}$$

and D, the duty cycle is equal to  $(V_{OUT} - V_{IN})/V_{OUT}$ .

The ESR and ESL of the output capacitor directly control the output ripple. Use capacitors with low ESR and ESL at the output for high efficiency and low ripple voltage. Surface mount tantalums, surface mount polymer electrolytic and polymer tantalum, Sanyo- OSCON, or multi-layer ceramic capacitors are recommended at the output.

#### Driver Supply Capacitor Selection

A good quality ceramic bypass capacitor must be connected from the  $V_{CC}$  pin to the PGND pin for proper operation. This capacitor supplies the transient current required by the internal MOSFET driver, as well as filtering the internal supply voltage for the controller. A value of between 0.47µF and 4.7µF is recommended.

#### **Layout Guidelines**

Good board layout is critical for switching controllers such as the LM3481. First the ground plane area must be sufficient for thermal dissipation purposes and second, appropriate guidelines must be followed to reduce the effects of switching noise. Switch mode converters are very fast switching devices. In such devices, the rapid increase of input current combined with the parasitic trace inductance generates unwanted Ldi/dt noise spikes. The magnitude of this noise tends to increase as the output current increases. This parasitic spike noise may turn into electromagnetic interference (EMI), and can also cause problems in device performance. Therefore, care must be taken in layout to minimize the effect of this switching noise. The current sensing circuit in current mode devices can be easily effected by switching noise. This noise can cause duty cycle jitter which leads to increased spectral noise. Although the LM3481 has 250 ns blanking time at the beginning of every cycle to ignore this noise, some noise may remain after the blanking time.

The most important layout rule is to keep the AC current loops as small as possible. Figure 33 shows the current flow of a boost converter. The top schematic shows a dotted line which represents the current flow during onstate and the middle schematic shows the current flow during off-state. The bottom schematic shows the currents we refer to as AC currents. They are the most critical ones since current is changing in very short time periods. The dotted lined traces of the bottom schematic are the once to make as short as possible.





Figure 33. Current Flow In A Boost Application

The PGND and AGND pins have to be connected to the same ground very close to the IC. To avoid ground loop currents attach all the grounds of the system only at one point.

A ceramic input capacitor should be connected as close as possible to the Vin pin and grounded close to the GND pin.

For a layout example please see Application Note 1204 (SNVA042). For more information about layout in switch mode power supplies please refer to Application Note 1229 (SNVA054).

#### Compensation

For detailed explanation on how to select the right compensation components to attach to the compensation pin for a boost topology please see Application Note 1286 (SNVA067). When calculating the Error Amplifier DC gain,  $A_{EA}$ ,  $R_{OUT} = 152 \text{ k}\Omega$  for the LM3481.

#### DESIGNING SEPIC USING LM3481

Since the LM3481 controls a low-side N-Channel MOSFET, it can also be used in SEPIC (Single Ended Primary Inductance Converter) applications. An example of SEPIC using the LM3481 is shown in Figure 34. As shown in Figure 34, the output voltage can be higher or lower than the input voltage. The SEPIC uses two inductors to step-up or step-down the input voltage. The inductors L1 and L2 can be two discrete inductors or two windings of a coupled transformer since equal voltages are applied across the inductor throughout the switching cycle. Using two discrete inductors allows use of catalog magnetics, as opposed to a custom transformer. The input ripple can be reduced along with size by using the coupled windings of transformer for L1 and L2.

Due to the presence of the inductor L1 at the input, the SEPIC inherits all the benefits of a boost converter. One main advantage of SEPIC over a boost converter is the inherent input to output isolation. The capacitor  $C_S$  isolates the input from the output and provides protection against shorted or malfunctioning load. Hence, the SEPIC is useful for replacing boost circuits when true shutdown is required. This means that the output voltage falls to 0V when the switch is turned off. In a boost converter, the output can only fall to the input voltage minus a diode drop.

The duty cycle of a SEPIC is given by:

$$D = \frac{V_{OUT} + V_{DIODE}}{V_{OUT} + V_{IN} - V_Q + V_{DIODE}}$$

In the above equation,  $V_Q$  is the on-state voltage of the MOSFET, Q1, and  $V_{DIODE}$  is the forward voltage drop of the diode.



#### **Power MOSFET Selection**

As in a boost converter, the parameters governing the selection of the MOSFET are the minimum threshold voltage,  $V_{TH(MIN)}$ , the on-resistance,  $R_{DS(ON)}$ , the total gate charge,  $Q_g$ , the reverse transfer capacitance,  $C_{RSS}$ , and the maximum drain to source voltage,  $V_{DS(MAX)}$ . The peak switch voltage in a SEPIC is given by:

 $V_{SW(PEAK)} = V_{IN} + V_{OUT} + V_{DIODE}$ 

The selected MOSFET should satisfy the condition:

 $V_{DS(MAX)} > V_{SW(PEAK)}$ 

The peak switch current is given by:

$$I_{\text{SWPEAK}} = I_{\text{L1}(\text{AVG})} + I_{\text{OUT}} + \frac{\Delta I_{\text{L1}} + \Delta I_{\text{L2}}}{2}$$

Where  $\Delta I_{L1}$  and  $\Delta I_{L2}$  are the peak-to-peak inductor ripple currents of inductors L1 and L2 respectively.

The rms current through the switch is given by:

$$I_{\text{SWRMS}} = \sqrt{\left[I_{\text{SWPEAK}}^2 - I_{\text{SWPEAK}} \left(\Delta I_{L1} + \Delta I_{L2}\right) + \frac{\left(\Delta I_{L1} + \Delta I_{L2}\right)^2}{3}\right]} D$$

#### **Power Diode Selection**

The Power diode must be selected to handle the peak current and the peak reverse voltage. In a SEPIC, the diode peak current is the same as the switch peak current. The off-state voltage or peak reverse voltage of the diode is  $V_{IN} + V_{OUT}$ . Similar to the boost converter, the average diode current is equal to the output current. Schottky diodes are recommended.



Figure 34. Typical SEPIC Converter

#### Selection of Inductors L1 and L2

Proper selection of the inductors L1 and L2 to maintain constant current mode requires calculations of the following parameters.

Average current in the inductors:

$$I_{L1AVE} = \frac{DI_{OUT}}{1-D}$$

$$I_{L2AVE} = I_{OUT}$$

TEXAS INSTRUMENTS

SNVS346E – NOVEMBER 2007 – REVISED APRIL 2012

www.ti.com

Peak to peak ripple current, to calculate core loss if necessary:

$$\Delta I_{L1} = \frac{(V_{IN} - V_Q) D}{(L1)f_S}$$
$$\Delta I_{L2} = \frac{(V_{IN} - V_Q) D}{(L2)f_S}$$

Maintaining the condition  $I_L > \Delta I_L/2$  to ensure continuous conduction mode yields the following minimum values for L1 and L2:

$$\begin{split} L1 &> \frac{(V_{IN} - V_Q)(1 - D)}{2I_{OUT}f_S} \\ L2 &> \frac{(V_{IN} - V_Q)D}{2I_{OUT}f_S} \end{split}$$

Peak current in the inductor, to ensure the inductor does not saturate:

$$I_{L1PK} = \frac{DI_{OUT}}{1-D} + \frac{\Delta I_{L1}}{2}$$
$$I_{L2PK} = I_{OUT} + \frac{\Delta I_{L2}}{2}$$

IL1PK must be lower than the maximum current rating set by the current sense resistor.

The value of L1 can be increased above the minimum recommended value to reduce input ripple and output ripple. However, once  $\Delta I_{L1}$  is less than 20% of  $I_{L1AVE}$ , the benefit to output ripple is minimal.

By increasing the value of L2 above the minimum recommendation,  $\Delta I_{L2}$  can be reduced, which in turn will reduce the output ripple voltage:

$$\Delta V_{\text{OUT}} = \left(\frac{I_{\text{OUT}}}{1-D} + \frac{\Delta I_{\text{L2}}}{2}\right) \text{ ESR}$$

where ESR is the effective series resistance of the output capacitor.

If L1 and L2 are wound on the same core, then L1 = L2 = L. All the equations above will hold true if the inductance is replaced by 2L. A good choice for transformer with equal turns is Coiltronics CTX series Octopack.

#### **Sense Resistor Selection**

The peak current through the switch,  $I_{SWPEAK}$ , can be adjusted using the current sense resistor,  $R_{SEN}$ , to provide a certain output current. Resistor  $R_{SEN}$  can be selected using the formula:

$$R_{SEN} = \frac{V_{SENSE} - D \times (V_{SL} + \Delta V_{SL})}{I_{SWPEAK}}$$

#### SEPIC CAPACITOR SELECTION

The selection of SEPIC capacitor,  $C_S$ , depends on the rms current. The rms current of the SEPIC capacitor is given by:

$$I_{\text{CSRMS}} = \sqrt{I_{\text{SWRMS}}^{2} + (I_{\text{L1PK}}^{2} - I_{\text{L1PK}} \Delta I_{\text{L1}} + \Delta I_{\text{L1}}^{2})(1-D)}$$



The SEPIC capacitor must be rated for a large ACrms current relative to the output power. This property makes the SEPIC much better suited to lower power applications where the rms current through the capacitor is small (relative to capacitor technology). The voltage rating of the SEPIC capacitor must be greater than the maximum input voltage. Tantalum capacitors are the best choice for SMT, having high rms current ratings relative to size. Ceramic capacitors could be used, but the low C values will tend to cause larger changes in voltage across the capacitor due to the large currents, and high C value ceramics are expensive. Electrolytics work well for through hole applications where the size required to meet the rms current rating can be accommodated. There is an energy balance between  $C_S$  and L1, which can be used to determine the value of the capacitor. The basic energy balance equation is:

$$\frac{1}{2}C_{S}\Delta V_{S}^{2} = \frac{1}{2}(L1)\Delta I_{L1}^{2}$$

Where

$$\Delta V_{\rm S} = \left( \frac{V_{\rm OUT}}{V_{\rm OUT} + V_{\rm IN} - V_{\rm Q} + V_{\rm DIODE}} \right) \frac{I_{\rm OUT}}{f_{\rm S} C_{\rm S}}$$

is the ripple voltage across the SEPIC capacitor, and

$$\Delta I_{L1} = \frac{(V_{IN} - V_Q) D}{(L1)f_S}$$

is the ripple current through the inductor L1. The energy balance equation can be solved to provide a minimum value for  $C_S$ :

$$C_{S} \ge L1 \frac{I_{OUT}^{2}}{(V_{IN} - V_{Q})^{2}}$$

#### **INPUT CAPACITOR SELECTION**

Similar to a boost converter, the SEPIC has an inductor at the input. Hence, the input current waveform is continuous and triangular. The inductor ensures that the input capacitor sees fairly low ripple currents. However, as the input capacitor gets smaller, the input ripple goes up. The rms current in the input capacitor is given by:

$$I_{CIN(RMS)} = \Delta I_{L1} / \sqrt{12} = \frac{D}{2\sqrt{3}} \left( \frac{V_{IN} - V_Q}{(L1)f_S} \right)$$

The input capacitor should be capable of handling the rms current. Although the input capacitor is not as critical in a SEPIC application, low values can cause impedance interactions. Therefore a good quality capacitor should be chosen in the range of 100  $\mu$ F to 200  $\mu$ F. If a value lower than 100  $\mu$ F is used, then problems with impedance interactions or switching noise can affect the LM3481. To improve performance, especially with V<sub>IN</sub> below 8V, it is recommended to use a 20 $\Omega$  resistor at the input to provide a RC filter. This resistor is placed in series with the V<sub>IN</sub> pin with only a bypass capacitor attached to the V<sub>IN</sub> pin directly (see Figure 32). A 0.1  $\mu$ F or 1  $\mu$ F ceramic capacitor is necessary in this configuration. The bulk input capacitor and inductor will connect on the other side of the resistor with the input power supply.

### OUTPUT CAPACITOR SELECTION

The output capacitor of the SEPIC sees very large ripple currents similar to the output capacitor of a boost converter. The rms current through the output capacitor is given by:

$$I_{RMS} = \sqrt{\left[I_{SWPEAK}^{2} - I_{SWPEAK} (\Delta I_{L1} + \Delta I_{L2}) + \frac{(\Delta I_{L1} + \Delta I_{L2})^{2}}{3}\right] (1-D) - I_{OUT}^{2}}$$

The ESR and ESL of the output capacitor directly control the output ripple. Use capacitors with low ESR and ESL at the output for high efficiency and low ripple voltage. Surface mount tantalums, surface mount polymer electrolytic and polymer tantalum, Sanyo- OSCON, or multi-layer ceramic capacitors are recommended at the output for low ripple.



SNVS346E - NOVEMBER 2007 - REVISED APRIL 2012

www.ti.com

### **OTHER APPLICATION CIRCUITS**



Figure 35. Typical High Efficiency Step-Up (Boost) Converter



11-Apr-2013

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        |                  | (3)                |              | (4)               |         |
| LM3481MM/NOPB    | ACTIVE | VSSOP        | DGS     | 10   | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SJPB              | Samples |
| LM3481MMX/NOPB   | ACTIVE | VSSOP        | DGS     | 10   | 3500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SJPB              | Samples |
| LM3481QMM/NOPB   | ACTIVE | VSSOP        | DGS     | 10   | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SUAB              | Samples |
| LM3481QMMX/NOPB  | ACTIVE | VSSOP        | DGS     | 10   | 3500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | SUAB              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

11-Apr-2013

#### OTHER QUALIFIED VERSIONS OF LM3481, LM3481-Q1 :

• Catalog: LM3481

• Automotive: LM3481-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM3481MM/NOPB   | VSSOP           | DGS                | 10 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM3481MMX/NOPB  | VSSOP           | DGS                | 10 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM3481QMM/NOPB  | VSSOP           | DGS                | 10 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM3481QMMX/NOPB | VSSOP           | DGS                | 10 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

11-Oct-2013



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM3481MM/NOPB   | VSSOP        | DGS             | 10   | 1000 | 210.0       | 185.0      | 35.0        |
| LM3481MMX/NOPB  | VSSOP        | DGS             | 10   | 3500 | 367.0       | 367.0      | 35.0        |
| LM3481QMM/NOPB  | VSSOP        | DGS             | 10   | 1000 | 210.0       | 185.0      | 35.0        |
| LM3481QMMX/NOPB | VSSOP        | DGS             | 10   | 3500 | 367.0       | 367.0      | 35.0        |

DGS (S-PDSO-G10)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187 variation BA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated