## 5V to 12V Single Synchronous Buck PWM Controller

### **General Description**

The RP6100 series are single-phase synchronous buck PWM DC-DC controllers designed to drive two N-MOSFETs. They provide a highly accurate, programmable output voltage precisely regulated to low voltage requirement with an internal 0.8V reference.

The RP6100 series use a single feedback loop voltage mode PWM control for fast transient response. The high driving capability makes it suitable for large output current applications. An oscillator with fixed frequency 200kHz reduces the component size of the external inductor and capacitor for saving PCB board area and cost.

The RP6100 series integrate complete protection functions such as OCP, OVP and OTP UVP into SOP-8 (Exposed Pad) surface mount package.

### **Ordering Information**



#### Note:

Richpower Green products are :

- RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

### **Features**

- Single IC Supply Voltage (5V to 12V)
- Drive Two N-MOSFETs
- Fixed Operating Frequency at 200kHz
- Voltage Mode PWM Control with External Feedback Loop Compensation
- Over Current Protection by Sensing MOSFET RDS(ON)
- Hardware Pin for On/Off Control
- Full 0 to 90% Duty Cycle
- Fast Transient Response
- RoHS Compliant and Halogen Free

### **Applications**

- Mother Boards and Desktop Servers
- · Graphic Cards
- Switching Power Supply
- Generic DC/DC Power Regulator

### **Pin Configurations**

(TOP VIEW)



SOP-8 (Exposed Pad)



## **Typical Application Circuit**



## **Functional Pin Description**

| Pin No.               | Pin Name    | Pin Function                                                                                                                                                                                                                                 |  |  |  |
|-----------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1                     | воот        | Bootstrap Supply Pin for the Upper Gate Driver. Connect the bootstrap capacitor between BOOT and PHASE pins.                                                                                                                                 |  |  |  |
| 2                     | UGATE       | Upper Gate Driver Output. Connect this pin to gate of the high side power N-MOSFET.                                                                                                                                                          |  |  |  |
| 3,<br>9 (Exposed Pad) | GND         | Both Signal and Power Ground for the IC. Tie this pin directly to the low-side MOSFET source and ground plane with the lowest impedance. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. |  |  |  |
| 4                     | LGATE/OCSET | Low-Side Gate Drive. It also acts as over current setup pin by adjusting the resistor connecting to GND.                                                                                                                                     |  |  |  |
| 5                     | vcc         | Connect this Pin to a Well-Decoupled 5V or 12V Bias Supply. It is also the positive supply for the lower gate driver.                                                                                                                        |  |  |  |
| 6                     | FB          | Feedback of the Output Voltage.                                                                                                                                                                                                              |  |  |  |
| 7                     | COMP/SD     | Feedback Compensation and Enable/Shutdown Control Pin.                                                                                                                                                                                       |  |  |  |
| 8                     | PHASE       | Connect this pin to the source of the upper MOSFET and the drain of the lower MOSFET.                                                                                                                                                        |  |  |  |



## **Function Block Diagram**



| <b>Absolute</b> | Maximum | Ratings | (Note 1) |
|-----------------|---------|---------|----------|
|-----------------|---------|---------|----------|

| Supply Input Voltage, V <sub>CC</sub>                                       | 16V                                                   |
|-----------------------------------------------------------------------------|-------------------------------------------------------|
| BOOT to PHASE                                                               | 15V                                                   |
| BOOT to GND                                                                 |                                                       |
| DC                                                                          |                                                       |
| <200ns                                                                      |                                                       |
| PHASE to GND                                                                |                                                       |
| DC                                                                          |                                                       |
| <200ns                                                                      | –5V to 30V                                            |
| • UGATE Voltage                                                             | V <sub>PHASE</sub> - 0.3V to V <sub>BOOT</sub> + 0.3V |
| <200ns                                                                      | V <sub>PHASE</sub> – 5V to V <sub>BOOT</sub> + 5V     |
| LGATE Voltage                                                               | GND – 0.3V to V <sub>CC</sub> + 0.3V                  |
| <200ns                                                                      | GND- 5V to V <sub>CC</sub> + 5V                       |
| Other Input or Output Voltages                                              | GND – 0.3V to 7V                                      |
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> |                                                       |
| SOP-8 (Exposed Pad)                                                         | 1.333W                                                |
| Package Thermal Resistance (Note 4)                                         |                                                       |
| SOP-8 (Exposed Pad), θ <sub>JA</sub>                                        | 75°C/W                                                |
| SOP-8 (Exposed Pad), θ <sub>JC</sub>                                        | 28°C/W                                                |
| Junction Temperature                                                        | 150°C                                                 |
| Lead Temperature (Soldering, 10 sec.)                                       | 260°C                                                 |
| Storage Temperature Range                                                   |                                                       |
| ESD Susceptibility (Note 2)                                                 |                                                       |
| HBM (Human Body Mode)                                                       | 2kV                                                   |
| MM (Machine Mode)                                                           |                                                       |
| •                                                                           |                                                       |

Preliminary

## **Recommended Operating Conditions** (Note 3)

| Supply Input Voltage, V <sub>CC</sub> | - 5V ± 5%, 12 | 2V ± 10% |
|---------------------------------------|---------------|----------|
| • Junction Temperature Range          | 40°C to 12    | 25°C     |
| Ambient Temperature Range             | 40°C to 85    | 5°C      |

## **Electrical Characteristics**

( $V_{CC}$  = 12V,  $T_A$  = 25°C, unless otherwise specified)

| Parameter                 | Symbol              | Conditions        | Min  | Тур | Max  | Unit |
|---------------------------|---------------------|-------------------|------|-----|------|------|
| Supply Input              |                     |                   |      |     |      |      |
| Supply Input Voltage      | Vcc                 |                   | 4.75 |     | 13.2 | V    |
| Supply Current            | I <sub>CC</sub>     | UGATE, LGATE Open |      | 2.5 | 10   | mA   |
| Shutdown Current          | I <sub>SHDN</sub>   | UGATE, LGATE Open |      | 2   |      | mA   |
| Power-On Reset            |                     |                   |      |     |      |      |
| POR Threshold             | VCC_RTH             | Vcc Rising        | 3.8  | 4   | 4.3  | V    |
| Power On Reset Hysteresis | V <sub>CC_HYS</sub> |                   |      | 0.4 |      | ٧    |

To be continued



| Parameter                   |                         | Symbol               | Conditions                                               | Min   | Тур  | Max   | Unit      |
|-----------------------------|-------------------------|----------------------|----------------------------------------------------------|-------|------|-------|-----------|
| Oscillator                  |                         |                      |                                                          |       |      |       |           |
| PWM                         | RP6100D                 | - F <sub>SW</sub>    |                                                          | 170   | 200  | 230   | kHz       |
| Frequency                   | RP6100E                 | I SW                 |                                                          | 170   | 200  | 230   |           |
| Ramp Amplitude              | 9                       | $\Delta V_{OSC}$     |                                                          |       | 1.5  |       | $V_{P-P}$ |
| Reference                   |                         |                      |                                                          |       |      |       |           |
| Reference                   | RP6100D                 |                      |                                                          | 0.792 | 8.0  | 0.808 | .,        |
| Voltage                     | RP6100E                 | V <sub>REF</sub>     |                                                          | 0.792 | 8.0  | 0.808 | V         |
| PWM Controlle               | r                       |                      |                                                          |       |      |       |           |
| Open Loop DC                | Gain                    | A <sub>O</sub>       |                                                          |       | 88   |       | dB        |
| Gain Bandwidth              |                         | GBW                  |                                                          |       | 15   |       | MHz       |
| Maximum Duty                |                         | D <sub>MAX</sub>     | f <sub>OSC</sub> = 200kHz                                |       | 92   |       | %         |
| PWM Controlle               | r Gate Driver           |                      |                                                          |       |      |       |           |
| Upper Gate Sou              | ırce                    | I <sub>UGATEsr</sub> | V <sub>BOOT</sub> – V <sub>PHASE</sub> = 12V             | 1     | 1.2  |       | Α         |
| Upper Gate Sin              | k                       | RUGATEsk             | V <sub>UGATE</sub> – V <sub>PHASE</sub> = 0.1V, I = 50mA |       | 2.25 | 4     | Ω         |
| Lower Gate Sou              | ırce                    | I <sub>LGATEsr</sub> | V <sub>CC</sub> = 12V                                    | 1     | 1.2  |       | Α         |
| Lower Gate Sink             |                         | RLGATEsk             | V <sub>LGATE</sub> = 0.1V, I = 50mA                      |       | 1    | 2     | Ω         |
| Protection                  |                         |                      |                                                          |       |      |       |           |
| Under Voltage F             | Protection (UVP)        | V <sub>FB_UVP</sub>  | Sweep V <sub>FB</sub>                                    | 68    | 75   | 82    | %         |
| Over Voltage Pr             | Over Voltage Protection |                      | Sweep V <sub>FB</sub> (After POR)                        | 115   | 125  | 130   | %         |
| Over Voltage Protection     |                         | V <sub>pre_OVP</sub> | Sweep V <sub>FB</sub> (Before POR)                       |       | 130  |       | %         |
| LGATE OC Setting Current    |                         | I <sub>OCSET</sub>   |                                                          | 22    | 25   | 28    | μA        |
| Over Temperature Protection |                         | T <sub>OTP</sub>     |                                                          |       | 165  |       | °C        |
| Soft-Start                  | RP6100D                 | <u></u>              | Management ED (see as 400% to 600%                       | 1     | 4    | 7     | ma        |
| Interval                    | RP6100E                 | T <sub>SS</sub>      | Measure FB from 10% to 90%                               |       | 9    |       | ms        |
| COMP/SD Shut                | down Threshold          | V <sub>SD</sub>      |                                                          |       |      | 0.2   | V         |

- **Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- Note 2. Devices are ESD sensitive. Handling precaution is recommended.
- Note 3. The device is not guaranteed to function outside its operating conditions.
- Note 4.  $\theta_{JA}$  is measured in the natural convection at  $T_A$  = 25°C on a high effective thermal conductivity test board (4 Layers, 2S2P) of JEDEC 51-7 thermal measurement standard. The case point of  $\theta_{JC}$  is on the expose pad for SOP-8 (Exposed Pad) package.

## **RICHPOWER**

## **Typical Operating Characteristics**



























### **Application Information**

#### **Function Description**

The RP6100 series are single-phase synchronous buck PWM controllers with embedded MOSFET drivers. The MOSFET drivers are designed with high-current driving capability to support up to 12V+12V bootstrapped voltage for high efficiency power conversion. The RP6100 series utilize voltage-mode control scheme, which is implemented with a voltage error amplifier to provide a simple control loop. A fixed frequency oscillator (200kHz, typical) is integrated to eliminate external component count. The softstart function is also integrated to eliminate the external timing capacitor. The RP6100 series provide full protection functions to protect the load. The feedback voltage at the FB pin is monitored for over-voltage protection and undervoltage protection. An internal 0.8V reference allows the output voltage to be precisely regulated for low output voltage applications. An elaborately designed control circuit allows the converter to power up with pre-biased output voltage to avoid negative voltage damage to the load. The RP6100 series use R<sub>DS(ON)</sub> current-sensing technique, which is lossless and cost-effective. Inductor current information is monitored by the voltage across R<sub>DS(ON)</sub> of the low-side MOSFET for over current protection.

#### Power-up

The power on reset (POR) circuit monitors the supply voltage of the controller (VCC). If VCC exceeds the POR rising threshold voltage, the controller is initiated. The controller sets the over current protection threshold prior to the beginning of soft start. If VCC falls below the POR falling threshold during normal operation, all MOSFETs stop switching and the controller is reset. The POR rising and falling threshold has a hysteresis to prevent noise-caused reset.

#### Soft-start

The RP6100 series provide soft-start function internally. The soft-start function is used to prevent the large inrush current while the converter is powered-up. An internal current source charges the internal soft-start capacitor such that the internal soft-start voltage ramps up in a monotone. The FB voltage will track the internal soft-start voltage during the soft-start interval. After the internal soft-

start voltage exceeds the reference voltage, the FB voltage no longer tracks the soft-start voltage but follows the reference voltage. Therefore, the duty cycle of thr UGATE signal at power up is limited and so does the input current.

#### Power-up with Pre-biased Voltage

Generally, if the output voltage is not initially zero at powerup, or the output capacitor is pre-charged, the voltage at FB pin is not equal to zero. The controller will turn on the low-side MOSFET to discharge the output capacitor, forcing the feedback voltage to follow the reference voltage. Large current is then drawn from the output capacitor while discharging. The discharge current depends on the inductance and the output capacitance. Output voltage may oscillate and be negative.

The negative output voltage could damage the load. The RP6100 series implement elaborate control circuits to prevent the negative voltage when the converter is powered-up with pre-biased voltage on the output capacitor. Figure 1 shows the waveform that converter is powered-up at no load with pre-biased output voltage. The output voltage rises from its pre-charged initial value during soft-start without being pulled down.



Figure 1. Power Up with Pre-Biased Output Voltage

#### **COMP/SD Enable/Disable**

The COMP/SD pin can also be used to enable or to disable the controller. Pull down COMP/SD pin below the shutdown level  $V_{SHDN}$  can disable the controller. When the controller is disabled, UGATE signal goes low first and then LGATE

signal also goes low after a short delay time. In practical applications, connect a small signal MOFSET to COMP/SD pin to pull down the COMP/SD voltage to implement the enable/disable function.

#### **Over Voltage Protection (OVP)**

The output voltage is scaled by the divider resistors and fed back to the FB pin. The voltage on the FB pin will be compared to the internal reference voltage V<sub>REF</sub> for voltage-related protection functions, including over voltage protection and under voltage protection. If the FB voltage is higher than the OVP threshold during operation, OVP will be triggered. When OVP is triggered, UGATE will go low and LGATE will go high to discharge the output capacitor. Once OVP is triggered, controller will be latched unless VCC POR is detected again.

Besides, the RP6100 series also provide OVP even if VCC is below the POR threshold. This can protect the load even if the high-side MOSFET is shorted before the power-on-reset. If the FB voltage is higher than the OVP threshold while VCC rises but not exceeds the POR threshold, OVP will be triggered. The LGATE signal will go high to discharge the output capacitor.

### **Under Voltage Protection (UVP)**

The voltage on the FB pin is also monitored for under voltage protection. If the FB voltage is lower than the UVP threshold during normal operation, UVP will be triggered. When UVP is triggered, both UGATE and LGATE go low. Unlike OVP, UVP is not a latched protection. The controller will begin soft start again after a specific period of time (~40ms). Furthermore, the controller will enter the hiccup mode and always try to restart if UVP situation is not removed. The UVP is reset by detecting VCC POR again. Unlike OVP, the output voltage is monitored for UVP only after soft-start completes.

#### **Over Current Protection (OCP)**

The RP6100 series sense output current through low-side MOSFET  $R_{DS(ON)}$  for over current protection. When the LGATE is turned on, the controller monitors voltage across the low-side MOSFET. The lossless  $R_{DS(ON)}$  current sensing technique is cost-effective, because no external component is required. The RP6100 series utilize cycle-by-cycle peak

current sensing, the voltage across the low-side MOSFET is sampled and held after low-side MOSFET is turned on. This sampled and held voltage represents the inductor peak current and is compared to the user-programmed protection level.

Once the inductor current exceeds the protection level, OCP will be triggered. When the OCP is triggered, both UGATE and LGATE go low to stop the energy transferring to the load. Like UVP, the OCP is a continuing hiccupped protection. The soft start will be initiated again after a specific period of time (4\*Tss, typical). If OCP situation is not removed, controller will always try to restart.

#### **OCP Setting**

The RP6100 series employ an elaborate topology for OCP setting, which eliminates controller pin count. Connect a resistor from LGATE to GND to set the OCP level as shown in Figure 2.



Figure 2. OCP Setting

When the  $V_{CC}$  exceeds the POR threshold at power up, LGATE is internally floating and enters tri-state. An internal current source  $I_{OCSET}$  then flows through  $R_{OCSET}$  to determine the OCP threshold voltage. The voltage across the  $R_{OCSET}$  is stored as the over current level for OCP. After that, the current source is switched off, and LGATE leaves the tri-state and prepared for the soft-start. Therefore, no extra pin is required to set the OCP threshold. The internal current source  $I_{OC}$  is only active for a short period of time after  $V_{CC}$  POR. The  $R_{OCSET}$  can be determined using the following equation.

$$R_{OCSET} = \frac{R_{DS(ON)} \times I_{MAX}}{2 \times I_{OCSET}}$$

where  $I_{OCSET}$  is 25uA (typical),  $I_{MAX}$  represents the allowed maximum inductor peak current.

#### **MOSFET Drivers**

The RP6100 series integrate high-current gate drivers for MOSFETs to obtain high-efficiency power conversion in synchronous buck topology. A dead time is used to prevent the crossover conduction for the high-side and low-side MOSFETs. Because both the two gate signals are off during the dead time, the inductor current freewheels through the body diode of the low-side MOSFET. The freewheeling current and the forward voltage of the body diode contribute to the power loss. The RP6100 series employ a constant dead time control scheme to ensure safe operation without sacrificing efficiency. Furthermore, an elaborate logic circuit is implemented to prevent the cross-conduction between MOSFETs.

For high output current applications, two or more power MOSFETs are paralleled to have reduced  $R_{DS(ON)}$ . The gate driver needs to provide more current to switch on/off these paralleled MOSFETs. Gate driver with lower source/sink current capability results in longer rising/ falling time in gate signals, and therefore the higher switching loss.

The RP6100 series employ embedded high-current gate drivers to obtain high-efficiency power conversion. The embedded drivers contribute to the majority of the controller power dissipation. If no gate resistor is used, the power dissipation of the controller can be approximately calculated using the following equation.

$$P_{SW} = F_{SW} \times (Q_{g\_High-Side} \times V_{BOOT} + Q_{g\_Low-Side} \times V_{Drive\ Low-Side})$$

where  $V_{\text{BOOT}}$  represents the voltage across the bootstrap capacitor.

It is important to ensure the package can dissipate the switching loss and have enough room for safe operation.

#### **Inductor Selection**

Inductor plays an importance role in the buck converter because the energy from the input power rail is stored in it and then released to the load. From the viewpoint of efficiency, the dc resistance (DCR) of inductor should be as small as possible because inductor carries current all the time. Using inductor that has lower DCR can obtain higher efficiency. In addition, because inductor cost most of the board space, its size is also important. Low profile inductors can save board space especially when the height

has limitation.

Additionally, larger inductance results in lower ripple current, and therefore the lower power loss. However, the inductor current rising time increases with inductance value. This means the inductor will have a longer charging time before its current reaches the required output current. Since the response time is increased, the transient response performance will be decreased. Therefore, the inductor design is a trade-off between performance, size and cost.

In general, inductance is designed such that the ripple current ranges between 20% to 30% of full load current. The inductance can be calculated using the following equation.

$$L_{MIN} = \frac{V_{IN} - V_{OUT}}{F_{SW} \times k \times I_{OUT} \text{ full Load}} \times \frac{V_{OUT}}{V_{IN}}$$

where k is 0.2 to 0.3.

#### **Input Capacitor Selection**

Voltage rating and current rating are the key parameters in selecting input capacitor. The voltage rating must be 1.25 times greater than the maximum input voltage to ensure enough room for safe operation. Generally, input capacitor has a voltage rating of 1.5 times greater than the maximum input voltage is a conservatively safe design.

The input capacitor is used to supply the input RMS current, which can be approximately calculated using the following equation.

$$I_{RMS} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

Refer to the manufacturer's databook for RMS current rating to select proper capacitor. Use more than one capacitor with low equivalent series resistance (ESR) in parallel to form a capacitor bank is popular. Besides, placing ceramic capacitor close to the drain of the high-side MOSFET is helpful in reducing the input voltage ripple at heavy load.

#### **Output Capacitor Selection**

The output capacitor and the inductor form a low-pass filter in the buck topology. The electrolytic capacitor is usually used because it can provide large capacitance value. In steady state condition, the output capacitor supplies only AC ripple current to the load. The ripple current flows into/

out of the capacitor results in ripple voltage, which can be determined using the following equation.

$$\Delta V_{OUT ESR} = \Delta I_L x ESR$$

In addition, the output voltage ripple is also influenced by the switching frequency and the capacitance value.

$$\Delta V_{OUT\_C} = \Delta I_L \times \frac{1}{8 \times C_{OUT} \times F_{SW}}$$

The total output voltage ripple is the sum of  $V_{\text{OUT\_ESR}}$  and  $V_{\text{OUT\_C}}.$ 

If the specification for steady-state output voltage ripple is known, the ESR can be determined using the above equations.

Another parameter that has influence on the output voltage undershoot is the equivalent series inductance (ESL). The rapid change in load current results in di/dt during transient. Therefore, ESL contributes to part of the voltage undershoot. Use capacitor that has low ESL to obtain better transient performance. Generally, use several capacitors connected in parallel can have better transient performance than use single capacitor for the same total ESR.

Unlike the electrolytic capacitor, the ceramic capacitor has relatively low ESR and can reduce the voltage deviation during load transient. However, the ceramic capacitor can only provide low capacitance value. Therefore, use a mixed combination of electrolytic capacitor and ceramic capacitor can also have better transient performance.

#### **Feedback Loop Compensation**

Figure 3 shows the voltage mode control loop for a buck converter. The control loop consists of the modulator, output LC filter and the compensator. The modulator is composed of the PWM comparator and power MOSFETs. The PWM comparator compares the error amplifier EA output (COMP) with the oscillator (OSC) sawtooth wave to generate a PWM signal. The MOSFETs is then switched on and off according to the duty cycle of the PWM signal. The voltage presented at PHASE node is a square wave of 0V to Vin.

The PHASE voltage is filtered by the output filter  $L_{OUT}$  and  $C_{OUT}$  to produce output voltage  $V_{OUT}$ , which is fedback to the inverting input of the error amplifier. The output voltage is then regulated according to the reference voltage  $V_{REF}$ .

In order to achieve fast transient response and accurate

output regulation, an adequate compensator design is necessary. The goal of the compensation network is to provide adequate phase margin (greater than 45 degrees) and the highest 0dB crossing frequency. It is also recommended to manipulate loop frequency response that its gain crosses over 0dB at a slope of –20dB/dec.



Figure 3. Control Loop for Voltage Mode Buck Converter

#### 1) Modulator and Output LC filter

Referring to Figure 3, the modulator gain is the input voltage  $V_{\text{IN}}$  divided by the peak to peak oscillator voltage  $V_{\text{OSC}}$  as shown as following Equation :

$$Modulator_{Gain} = \frac{V_{IN}}{\Delta V_{OSC}}$$

where 
$$\Delta V_{OSC} = 1.5 V$$
 (typ.)

The output LC filter introduces a double pole to the transfer function, creating –40dB/decade gain slope above its corner frequency, with a phase lag of 180 degrees. The frequency at the double-pole of LC filter is expressed as follows.

$$f_{LC} = \frac{1}{2\pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$

In addition, the ESR of the output capacitor introduces a zero to the transfer function, creating a +20dB/dec gain slope with a phase shift of 90 degree. The frequency of the ESR zero is expressed as follows.

$$\mathsf{fESR} = \frac{1}{2\pi \times \mathsf{ESR} \times \mathsf{COUT}}$$

#### 2) Compensator

Fugire 4 illustrates the type II compensator, which consists of the error amplifier and the impedance  $Z_C$  and  $Z_F$ .



Figure 4. Type II Compensator

Type II compensator provides two poles and one zero to the system. The first pole is located at low frequency to increase the dc gain for regulation accuracy. The location of the other pole and the zero is expressed as follows.

$$fz_1 = \frac{1}{2\pi \times R2 \times C2}$$

$$fp_1 = \frac{1}{2\pi \times R2 \times \frac{C1 \times C2}{C1 + C2}}$$

Figure 5 shows the Bode plot for the gain of system. The compensation gain determined by Z<sub>C</sub> and Z<sub>F</sub> should be designed to have high crossover frequency (bandwidth) with sufficient phase margin. In order to make the gain crosses over 0dB at a slope of -20dB/dec, place the zero before the LC double-pole frequency. Empirically, fz1 is placed at 75% of the LC double-pole frequency. Furthermore, the bandwidth of the system is the factor that affects the converter's transient performance. High bandwidth results in fast transient response, but it often jeopardizes the system stability. The bandwidth should be designed to be less than 1/5 of the switching frequency. Properly adjust R1 and R2 to change the mid-frequency gain to obtain the required bandwidth. The pole at fp1 is usually placed at half of the switching frequency to have sufficient phase margin and attenuation at high frequency.



Figure 5. System Gain Bode Plot

#### **Layout Considerations**

PCB layout is critical to high-current high-frequency switching converter designs. A good layout can help the controller to function properly and achieve expected performance. On the other hand, PCB without a carefully layout can radiate excessive noise, having more power loss and even malfunction in the controller. In order to avoid the above condition, the following general guidelines must be followed in PCB layout.

- Power stage components should be placed first. Place the input bulk capacitors close to the high-side power MOSFETs, and then locate the output inductor and finally the output capacitors.
- Place the ceramic capacitor physically close to the drain of the high-side MOSFET. This can reduce the input voltage drop when high-side MOSFET is turned on. If more than one MOSFET is paralleled, each should have its own individual ceramic capacitor.
- Keep the high-current loops as short as possible. During high speed switching, the current transition between MOSFETs usually causes di/dt voltage spike due to the parasitic components on PCB trace. Therefore, making the trace length between power MOSFETs and inductors wide and short can reduce the voltage spike and EMI.
- Make MOSFET gate driver path as short as possible. Since the gate driver uses narrow-width high-current pulses to switch on/off the power MOSFET, the driver path must be short to reduce the trace inductance. This is especially important for low-side MOSFET, because this can reduce the possibility of shoot-through.

- Providing enough copper area around the power MOSFETs to help heat dissipation. Using thick copper also reduces the trace resistance and inductance to have better performance.
- The output capacitors should be placed physically close to the load. This can minimize the trace parasitic components and improve transient response.
- All small signal components should be located close to the controller. The small signal components include the feedback voltage divider resistors, compensator, function setting components and high-frequency bypass capacitors. The feedback voltage divider resistor and the compensator must be placed close to FB pin and COMP pin, because these pins are inherently noise-sensitive.
- Voltage feedback path must be kept away from the switching nodes. The noisy switching node is, for example, the interconnection between high-side MOSFET, low-side MOSFET and inductor. The feedback path must be kept away from this kind of noisy node to avoid noise pick-up.
- A multi-layer PCB design is recommended. Make use of one single layer as the ground and have separate layers for power rail or signal that is suitable for PCB design.





Figure 6. PCB Layout



### **Outline Dimension**



| Symbol    |   | Dimensions | n Millimeters | Dimensions In Inches |       |  |
|-----------|---|------------|---------------|----------------------|-------|--|
|           |   | Min        | Max           | Min                  | Max   |  |
| Α         |   | 4.801      | 5.004         | 0.189                | 0.197 |  |
| В         |   | 3.810      | 4.000         | 0.150                | 0.157 |  |
| С         |   | 1.346      | 1.753         | 0.053                | 0.069 |  |
| D         |   | 0.330      | 0.510         | 0.013                | 0.020 |  |
| F         |   | 1.194      | 1.346         | 0.047                | 0.053 |  |
| Н         | Н |            | 0.254         | 0.007                | 0.010 |  |
| 1         |   | 0.000      | 0.152         | 0.000                | 0.006 |  |
| J         |   | 5.791      | 6.200         | 0.228                | 0.244 |  |
| M         |   | 0.406      | 1.270         | 0.016                | 0.050 |  |
| Ontion 1  | Χ | 2.000      | 2.300         | 0.079                | 0.091 |  |
| Option 1  | Υ | 2.000      | 2.300         | 0.079                | 0.091 |  |
| Ontin n 0 | Χ | 2.100      | 2.500         | 0.083                | 0.098 |  |
| Option 2  | Υ | 3.000      | 3.500         | 0.118                | 0.138 |  |

8-Lead SOP (Exposed Pad) Plastic Package

# RICHPOWER MICROELECTRONICS CORP.

Headquarter

Room 2102, 1077 ZuChongZhi Road, Zhang Jiang Hi-TechPark, Pudong New Area, Shanghai, China Tel: (8621)50277077 Fax: (8621)50276966

Information that is provided by Richpower Technology Corporation is believed to be accurate and reliable. Richpower reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richpower products into any application. No legal responsibility for any said applications is assumed by Richpower.